# **Motionnet** Remote I/O & Remote Motion

# G9001A/G9002A User's Manual (Center device / I/O device)



[Preface] \_

Thank you for considering our super high-speed serial communicator LSI, the "G9000" series. To learn how to use the G9000 series, read this manual to become familiar with the product. The handling precautions for installing this LSI are described at the end of this manual. Make sure to read them before installing the LSI.

\_\_\_\_\_ [What Motionnet is] \_\_\_\_\_

As a next generation communication system, the Motionnet can construct faster and more volume large, scale-systems with wire saving than conventional T-NET system (conventional LSI product to construct serial communication system by NPM). Further, it has data communication function which the T-NET does not have, so that it can control data control devices such as PCL series (pulse train generation LSI made by NPM).

The Motionnet system consists of one center device connected to a CPU bus, a maximum of 64 local devices, all connected using cables of two or three conductive cores

[Cautions]

(1) Copying all or any part of this manual without written approval is prohibited.

(2) The specifications of this LSI may be changed to improve performance or quality without prior notice.

(3) Although this manual was produced with the utmost care, if you find any points that are unclear, wrong, or have inadequate descriptions, please let us know.

(4) We are not responsible for any results that occur from using this LSI, regardless of item (3) above.

(5) Please see the latest version on our website.

[Logic indicators]

(1) Terminals and signal names with a bar above the name use negative logic. Ex.: CS means that the CS terminal uses negative logic.



# INDEX

| I. Center device (G9001A)                                              | . I-1        |
|------------------------------------------------------------------------|--------------|
| 1. Outline                                                             | <b>I-3</b>   |
| 2. Features                                                            | <b>I-</b> 3  |
| 3. General specifications                                              | . I-4        |
| 3-1. Communication system specifications                               | . I-4        |
| 3-2. Center device specifications (G9001A)                             | . I-5        |
| 4. Hardware description                                                | . I-6        |
| 4-1. A list of terminals (QFP-64)                                      | . I-6        |
| 4-2. Terminal allocation diagram                                       | . I-8        |
| 4-3. Entire block diagram                                              | . I-9        |
| 4-4. Functions of terminals                                            | I-10         |
| 4-5. Address map                                                       | I-14         |
| 4-5-1. "Device information" area                                       | I-18         |
| 4-5-2. "Cyclic communication error flags" area                         | I-19         |
| 4-5-3. "Change to Input Change Interrupt Setting" area                 | I-20         |
| 4-5-4. "Input Change Interrupt Flag" area                              | I-21         |
| 4-5-5. "Port data" area                                                | I-21         |
| 4-6. Status                                                            | I-22         |
| 4-7. Interrupt status                                                  | I-24         |
| 4-8. Command                                                           | I-25         |
| 4-8-1. Operation command                                               | I-25         |
| 4-8-2. Memory access command                                           | 1-27         |
| 4-8-3. Register access command                                         | 1-28         |
|                                                                        | 1-29         |
| 4-9-1. RENVU register                                                  | 1-29         |
|                                                                        | 1-30         |
|                                                                        | 1-30         |
| 4-9-4. RDJADD                                                          | 1-30         |
| 4-9-3. RVER                                                            | 1-30<br>1-21 |
| 5-1 Outline of control                                                 | I-31         |
| 5-1-1 Communication control                                            | I-31         |
| 5-1-2 Communication type                                               | I-31         |
| 5-1-3 Input change interrupt                                           | I-33         |
| 5-1-4. Break function (when RENV0(8) = 0).                             | I-33         |
| 5-1-5. Control of communication errors                                 | I-33         |
| 5-2. Operating procedure                                               | I-35         |
| 5-2-1. Reset                                                           | I-35         |
| 5-2-2. Cyclic communication procedures                                 | I-35         |
| 5-2-3. Data communication procedure                                    | I-35         |
| 5-2-4. Exclude a device with an error                                  | I-35         |
| 5-2-5. Restoring excluded devices to cyclic communications             | I-35         |
| 5-3. Status after reset                                                | I-35         |
| 6. How to calculate the communication cycle time                       | I-36         |
| 6-1. Time required for one cycle                                       | I-36         |
| 6-2. Time required for one complete data communication                 | I-36         |
| 6-3. Total time of cyclic communication (including data communication) | I-36         |
| 7. Electrical Characteristicsi                                         | I-37         |



| 7-1. Absolute maximum ratings                                      | I-37   |
|--------------------------------------------------------------------|--------|
| 7-2. Recommended operating conditions                              | I-37   |
| 7-3. DC characteristics                                            | I-37   |
| 7-4. AC characteristics                                            | I-38   |
| 7-4-1. Reference clock                                             | I-38   |
| 7-4-2. Reset timing                                                | I-38   |
| 7-4-3. I/F mode 4 (IF1=H, IF0=H) (8-bit Z80 etc.)I                 | I-39   |
| 7-4-4. I/F mode 3 (IF1=H, IF0=L) (16-bit 8086 etc.)                | I-40   |
| 7-4-5. I/F mode 2 (IF1=L, IF0=H) (16-bit H8 etc.)                  | I-41   |
| 7-4-6. I/F mode 1 (IF1=L, IF0=L) (16-bit 68000 etc.)               | I-42   |
| 8. External dimensions                                             | I-43   |
|                                                                    |        |
| II. I/O device (G9002A)                                            | II-1   |
| 1. Outline                                                         | II-3   |
| 2. Features                                                        | II-3   |
| 3. Basic specifications                                            | II-3   |
| 3-1. I/O device specifications                                     | II-3   |
| 4. Hardware Description                                            | II-4   |
| 4-1. List of terminals (QFP-80)                                    | II-4   |
| 4-2. Terminal assignment drawings                                  | II-6   |
| 4-3. Complete block diagram                                        | II-7   |
| 4-4. Functions of terminals                                        | II-8   |
| 4-5. Status after reset                                            | II-11  |
| 5. Electrical Characteristics                                      | II-12  |
| 5-1. Absolute maximum ratings                                      | II-12  |
| 5-2. Recommended operating conditions                              | II-12  |
| 5-3. DC characteristics                                            | II-12  |
| 5-4. AC characteristics                                            | II-13  |
| 5-4-1. Reference clock                                             | II-13  |
| 5-4-2. Reset timing                                                | II-13  |
| 5-4-3. Fixed output data timing                                    | II-14  |
| 5-4-4. Input data set timing                                       | II-14  |
| 6. External dimensions                                             | II-15  |
| III. Connection Examples and Recommended Environments              | 111-1  |
|                                                                    |        |
| 1. Connection examples                                             | III-3  |
| 1-1. An example of a circuit to interface a CPU to a center device | III-3  |
| 1-1-1. I/F mode 4 (IF1 = H, IF0 = H)                               | III-3  |
| 1-1-2. I/F mode3 (IF1=H, IF0=L)                                    | III-4  |
| 1-1-3. I/F mode 3 (IF1 = L, IF0 = H)                               | III-5  |
| 1-1-4. I/F mode 1 (IF1 = L, IF0 = L)                               | III-6  |
| 1-1-5. Connecting to a CPU without a wait function                 | III-7  |
| 1-2. Access timing                                                 | III-8  |
| 1-2-1. Normal access                                               | III-8  |
| 1-2-2. Access by commands                                          | III-10 |
| 1-3. Line transceiver and pulse transformer for the center device  | III-14 |
| 1-4. Line transceivers and pulse transformers for local devices    | III-15 |
| 1-5. Complete configuration                                        | III-17 |
| 2. Recommended environment                                         | III-18 |
| 2-1. Cable                                                         | III-18 |



| 2-2. Terminating resistor                                                  | III-18                 |
|----------------------------------------------------------------------------|------------------------|
| 2-3. Pulse transformer                                                     | III-18                 |
| 2-4. I/F chip                                                              | III-18                 |
| 2-5. Parts used in our experiments                                         | III-19                 |
| 2-6. Other precautions                                                     | III-19                 |
| •                                                                          |                        |
| IV. Software Examples (flow chart)                                         | IV-1                   |
| 1. Assumption                                                              | IV-3                   |
| 1-1. Environment and precautions used for the descriptions                 | IV-3                   |
| 1-2. Commands used                                                         | IV-3                   |
| 2. Software Examples                                                       | IV-4                   |
| 2-1. Start of the simplest cyclic communication                            | IV-4                   |
| 2-2.Specifiv the data for the local devices that are connected             | IV-5                   |
| 2-3. Set up an input-change interrupt                                      | IV-7                   |
| 2-4. Check and clear any existing input-change interrupts                  | IV-9                   |
| 2-5. Check and clear cyclic communication errors                           | IV-11                  |
| 2-6. Communication with port data (port data and data device status)       | IV-13                  |
| 2-7. Data communication 1: Put the value in the register of the PCL device | IV-15                  |
| 2-8. Data communication 2: Read a register in a PCL device                 | IV-16                  |
| 2-9. Data communication 3: Start the PCL device                            | IV-17                  |
| 2-10. Data communication 4: Start a PCL6045B using a CPU emulation device  | IV-19                  |
|                                                                            |                        |
| V. Troubleshooting                                                         | V-1                    |
| 1 Checking the center device                                               | V-1                    |
| 2 Checking the local devices                                               | V-1                    |
| 3 Checking the system                                                      | V-2                    |
|                                                                            |                        |
| VI. Handling Precautions                                                   | VI-1                   |
| 1 Design precautions                                                       | VI-1                   |
| 2 Precautions for transporting and storing I SIs                           | VI-1                   |
| 3 Precautions for mounting                                                 |                        |
| 3-1 Precautions about G0001A and G0002A                                    |                        |
| 3-2. Precautions about 60002                                               | VI-2<br>VI-3           |
| 5-2. Frecautions about 69002                                               | vi-5                   |
| VII. Differences between G9001 and G9001A                                  | VII-1                  |
| 4. How to distinguish between COOM and COOMA we'r a sweetrer               | \ <i>I</i> II <i>A</i> |
| 1. now to distinguish between G9001 and G9001A using a program             | VII-1                  |
| 2. Newly added functions in the G9001A                                     | VII-1                  |
| 2-1. Main status                                                           | VII-1                  |
| 2-2. Operation commands                                                    | VII-1                  |
| 2-3. Register access command                                               | VII-2                  |
|                                                                            | VII-2                  |
| 2-4-1. KENVU register                                                      | VII-2                  |
| 2-4-2. RERCNT                                                              | VII-3                  |
| 2-4-3. RSYCNT                                                              | VII-3                  |
| 2-4-4. RDJADD                                                              | VII-3                  |
| 2-4-5. RVER                                                                | VII-3                  |
| VIII. The difference between G9002 and G9002A                              | VIII-1                 |

| 1. G9002A's improvement of G9002A           | .VIII-1   |
|---------------------------------------------|-----------|
| 1-1. Serial communication control terminal  | .VIII-1   |
| 1-2. Function of I/O port terminal          | .VIII-1   |
| 2. Difference of electrical Characteristics | VIII-2    |
| 2-1. Absolute maximum ratings               | .VIII-2   |
| 2.2 Recommended operating conditions        | .VIII-2   |
| 2-3. DC characteristics                     | VIII-3    |
| 3. External dimension                       | .VIII-4   |
| 3. External uniterision                     | . v III-4 |

# I. Center device (G9001A)

**User's Manual** 



I-1

# 1. Outline

This LSI is a center device of the Motionnet system.

It contains 256-byte RAM for controlling I/O and 512-byte RAM for data communication, and can control up to 64 local devices.

The local devices can be classified into I/O devices (G9002A) that control input/output signals such as G8014C on the T-NET system, and data device (G9003, G9103A, G9004A) that control by data such as G8015. It allocates device numbers from 0 to 63 for each local device.

One I/O device (G9002A) has 4 ports (1 port = 8 bits) for input/output (select input/output by terminals). Therefore, all the local devices that connect to the center device use I/O devices (G9002A), you can connect I/Os of 2048 points (64 units x 4 ports x 8 bits = 2048) by serial communication.

One data device (G9003, G9103A or G9004A) can communicate max. 256 bytes data (maximum data length of the PCL device (G9003) will be 8 byte communication and of the PCL device (G9103A) will be 128 byte communication).

If all of the local devices that connect to the center device use the PCL devices (G9003 or G9103A), 64 axes can be controlled by serial communication.

# <u>2. Features</u>

- Maximum data transfer speed is 20 Mbps.
- Transfer cycle time is less than 1 msec when 64 local devices are connected (in case of cyclic communication only).
- One center device can connect up to 256 ports (2048 bits) for I/O connection.
- The center device provides input interrupt function to a CPU.
- Local devices are classified into the following devices:
  - \* "I/O device" dedicated to control I/O port (G9002A)
  - \* "PCL device" to generate pulse strings.(G9003 or G9103A)
  - \* "CPU emulation device" to control data communication between CPUs and other peripheral equipment.(G9004A)
- Local devices allocate device numbers (0 to 63) with hardware. These device numbers can be assigned at random in a Motionnet system. Further, by system communication, device numbers can automatically be allocated.
- The center device is integrated with a memory for I/O ports. Thus, the center device can operate I/O status just like accessing normal memories.
- The center device is integrated with four types of CPU-I/F circuits (Z80, 8086, H8, 68000, etc.). As it applies for typical CPU interfaces, it will offer wide possibility to interface with a variety of CPUs.
- The center device normally uses 512 bytes area as address area. However, if resource is shorted, it can use 8-byte areas.
- Input 3.3 V single power as power supply.
- However, the major terminals can be connected to devices that run with 5 V.

# 3. General specifications

## 3-1. Communication system specifications

| Item                            |         | Description                                    |  |
|---------------------------------|---------|------------------------------------------------|--|
| Reference clock                 | Note 1  | 40 MHz or 80 MHz                               |  |
| Communication speed             | Note 2  | 2.5 M, 5 M, 10 M, or 20 Mbps                   |  |
| Communication code              |         | NRZ code                                       |  |
| Communication protocol          |         | NPM original method                            |  |
| Communication method            |         | Half-duplex communication                      |  |
| Communication I/F               | Note 3  | RS-485 or pulse transfer                       |  |
| Connection method               |         | Multi-drop connection                          |  |
| Number of local devices         |         | 64 devices max.                                |  |
| Cyclic communication cycle when | 20 Mbps | When using 8 local devices                     |  |
|                                 | Note 4  | (IN: 128 points, OUT: 128 points) 0.12 msec.   |  |
|                                 |         | When using 16 local devices                    |  |
|                                 |         | (IN: 256 points, OUT:256 points) 0.24 msec.    |  |
|                                 |         | When using 32 local devices                    |  |
|                                 |         | (IN: 512 points, OUT: 512 points) 0.49 msec.   |  |
|                                 |         | When using 64 local devices                    |  |
|                                 |         | (IN: 1024 points, OUT: 1024 points) 0.97 msec. |  |

Note 1: When transferring data with 20 Mbps speed, and if the clock duty can be maintained to ideal "50:50" condition, the center device can be operated by inputting 40 MHz clock signal.

The above ideal conditions mean that an oscillator and the center device are connected as 1:1 and close to each other. (Actually, even these conditions cannot establish 50:50. However, a duty approximate to the ideal one will be established.

Even if the ideal duty is broken a little, when signal lines are shorter and/or the number of local devices is smaller, the center device can operate without any trouble. (For the details, see the section for the "CLK" terminal.)

When the signal lines are longer and/or the number of connected local devices is greater and if it is difficult to warranty the clock duty, you should take measures such as preparing an 80 MHz signal or preparing a 40 MHz clock proprietary to the center device.

To select clock rate, specify by using the LSI terminal. In either clock rate, the maximum speed of 20 Mbps is the same.

- Note 2: Select the communication speed by using the LSI terminal. Regardless of the selection of the communication speed, the reference clock remains the same.
- Note 3: NPM recommends using a system with a pulse transformer.
- Note 4: The number of I/O ports in the parenthesis is true when the all the connected local devices are connected as I/O device (G9002A).

When data devices are connected such as PCL device (G9103A), the number of available I/O points will be decreased. However, basic cyclic cycle (alt. frequency) does not change. (When the center device communicates data, the frequency will be changed. For this matter, see the "Calculation of communication time" in this manual.

# 3-2. Center device specifications (G9001A)

| Item              | Description                                                                    |                                           |                                      |  |  |  |  |
|-------------------|--------------------------------------------------------------------------------|-------------------------------------------|--------------------------------------|--|--|--|--|
| Address area      | Normally it uses 512 bytes area (A0 to A8).                                    |                                           |                                      |  |  |  |  |
|                   | However, 8 bytes area (A0 to A2) can be used when using the I/O buffer (Note). |                                           |                                      |  |  |  |  |
| Address map       |                                                                                |                                           |                                      |  |  |  |  |
|                   | Address (h)                                                                    | Writing                                   | Reading                              |  |  |  |  |
|                   | 000 to 001                                                                     | Command                                   | Status                               |  |  |  |  |
|                   | 002 to 003                                                                     |                                           | Interrupt status                     |  |  |  |  |
|                   | 004 to 005                                                                     | Data conding EIEO                         | Data receiving EIEO                  |  |  |  |  |
|                   | 008 to 077                                                                     | Not specified (112 bytes)                 | Not specified (112 bytes)            |  |  |  |  |
|                   | 078 to 0B7                                                                     | Device information (8 bits / device)      | Device information (8 bits / device) |  |  |  |  |
|                   | 0B8 to 0BF                                                                     | Reset cyclic communication error flag     | Cyclic communication error flag      |  |  |  |  |
|                   | 0C0 to 0DF                                                                     | Set input port change<br>interrupt        | Set input port change interrupt      |  |  |  |  |
|                   | 0E0 to 0FF                                                                     | Reset input port change<br>interrupt flag | Input port change interrupt flag     |  |  |  |  |
|                   | 100 to 1FF                                                                     | I/O port data                             | I/O port data                        |  |  |  |  |
| Communication     | 1 to 128 word/fr                                                               | ame (1 word = 16 bits)                    |                                      |  |  |  |  |
| data length       |                                                                                |                                           |                                      |  |  |  |  |
| Data              | When communi                                                                   | cating 3 words (write 1 registe           | er of PCL(G9103A)) 19.3 μs           |  |  |  |  |
| communication     | When communi                                                                   | cating 128 words 168.1 µs                 | 6                                    |  |  |  |  |
| time              |                                                                                |                                           |                                      |  |  |  |  |
| CPU-I/F           | Integrated 4 typ                                                               | es of CPU-I/F circuit (Z80, 80            | 86, H8, 68000 etc.)                  |  |  |  |  |
| Transfer method   | Cyclic transfer for I/O port, transient transfer for data communication        |                                           |                                      |  |  |  |  |
| Package           | 64-pin QFP (model section: 10 x 10 x 1.4 mm)                                   |                                           |                                      |  |  |  |  |
| Power source      | 3.0V to 3.6V                                                                   |                                           |                                      |  |  |  |  |
| Storage           | -65 to +150°C                                                                  |                                           |                                      |  |  |  |  |
| temperature range |                                                                                |                                           |                                      |  |  |  |  |
| Operating         | -40 to +85°C                                                                   |                                           |                                      |  |  |  |  |
| temperature range |                                                                                |                                           |                                      |  |  |  |  |

Note: By issuing an operation command to the center device, you can access the entire address area through a single I/O buffer. (It will take more time than direct access.)

Required address area is only 8-bytes (3 address signals).

For concrete use example, see the software examples in chapter IV.

# 4. Hardware description

# 4-1. A list of terminals (QFP-64)

| No. | Name         | I/O | Logic    | Description Opti                                                                                |   | Optior | า |
|-----|--------------|-----|----------|-------------------------------------------------------------------------------------------------|---|--------|---|
| 1   | IF0          | I   | _        | CPU-I/F mode setting bit 0                                                                      | U | 5V     |   |
| 2   | IF1          | Ι   | _        | CPU-I/F mode setting bit 1                                                                      | U | 5V     |   |
| 3   | CS           | Ι   | Negative | Select chip                                                                                     |   | 5V     | S |
| 4   | WR (R/W)     | I   | Negative | Write                                                                                           |   | 5V     | S |
| 5   | RD           | -   | Negative | Read                                                                                            |   | 5V     | S |
| 6   | A0(LS)       | I   | Positive | Address bus bit 0 (LSB)                                                                         |   | 5V     | S |
| 7   | A1           | I   | Positive | Address bus bit 1                                                                               |   | 5V     | S |
| 8   | A2           | I   | Positive | Address bus bit 2                                                                               |   | 5V     | S |
| 9   | A3           | I   | Positive | Address bus bit 3                                                                               |   | 5V     | S |
| 11  | A4           | I   | Positive | Address bus bit 4                                                                               |   | 5V     | S |
| 12  | A5           | I   | Positive | Address bus bit 5                                                                               |   | 5V     | S |
| 13  | A6           | Ι   | Positive | Address bus bit 6                                                                               |   | 5V     | S |
| 14  | A7           | I   | Positive | Address bus bit 7                                                                               |   | 5V     | S |
| 15  | A8           | I   | Positive | Address bus bit 8                                                                               |   | 5V     | S |
| 17  | D0           | В   | Positive | Data bus bit 0 (LSB)                                                                            |   | 5V     | S |
| 18  | D1           | В   | Positive | Data bus bit 1                                                                                  |   | 5V     | S |
| 19  | D2           | В   | Positive | Data bus bit 2                                                                                  |   | 5V     | S |
| 20  | D3           | В   | Positive | Data bus bit 3                                                                                  |   | 5V     | S |
| 22  | D4           | В   | Positive | Data bus bit 4                                                                                  |   | 5V     | S |
| 23  | D5           | В   | Positive | Data bus bit 5                                                                                  |   | 5V     | S |
| 24  | D6           | В   | Positive | Data bus bit 6                                                                                  |   | 5V     | S |
| 25  | D7           | В   | Positive | Data bus bit 7                                                                                  |   | 5V     | S |
| 27  | D8           | В   | Positive | Data bus bit 8                                                                                  |   | 5V     | S |
| 28  | D9           | В   | Positive | Data bus bit 9                                                                                  |   | 5V     | S |
| 29  | D10          | В   | Positive | Data bus bit 10                                                                                 |   | 5V     | S |
| 30  | D11          | В   | Positive | Data bus bit 11                                                                                 |   | 5V     | S |
| 32  | D12          | В   | Positive | Data bus bit 12                                                                                 |   | 5V     | S |
| 33  | D13          | В   | Positive | Data bus bit 13                                                                                 |   | 5V     | S |
| 34  | D14          | В   | Positive | Data bus bit 14                                                                                 |   | 5V     | S |
| 35  | D15          | В   | Positive | Data bus bit 15                                                                                 |   | 5V     | S |
| 37  | INT          | 0   | Negative | Interrupt request                                                                               |   | 5V     |   |
| 38  | WRQ<br>(ACK) | 0   | Negative | Wait request (DTACK signal in 68000 CPU)                                                        |   | 5V     |   |
| 39  | IFB          | 0   | Negative | CPU I/F is busy                                                                                 |   | 5V     |   |
| 40  | MCRY         | 0   | Negative | By detecting a communication line signal, this signal becomes L for a rated interval.           |   | 5V     |   |
| 41  | MERR         | 0   | Negative | When received an error frame and no response, this signal becomes L level for a rated interval. |   | 5V     |   |
| 43  | MERF         | 0   | Negative | When receiving an error response frame, this signal becomes L level for a rated interval.       |   | 5V     |   |
| 44  | MSYN         | 0   | —        | The level reverses at each cyclic cycle.                                                        |   | 5V     |   |
| 45  | SOEL         | 0   | Negative | Enable serial output                                                                            |   | 5V     |   |



| No. | Name | I/O | Logic    | Description                              |   | Optio | n |
|-----|------|-----|----------|------------------------------------------|---|-------|---|
| 46  | SOEH | 0   | Positive | Enable serial output                     |   | 5V    |   |
| 47  | SO   | 0   | Positive | Serial output (Tristate output)          |   | 5V    |   |
| 49  | SPD0 | Ι   | _        | Specify communication speed bit 0        |   | 5V    |   |
| 50  | SPD1 | I   | -        | Specify communication speed bit 1        | U | 5V    |   |
| 51  | SIA  | Ι   | Positive | Serial input A                           |   | 5V    | S |
| 54  | SIB  | Ι   | Positive | Serial input B                           |   | 5V    | S |
| 56  | CKSL | Ι   | -        | Select clock rate (Low:40MHz High:80MHz) |   | 5V    | S |
| 58  | CLK  | I   | -        | Reference clock                          |   | 5V    | S |
| 63  | RST  | I   | Negative | Reset                                    |   | 5V    | S |
| 10  |      |     |          |                                          |   |       |   |
| 21  |      |     |          |                                          |   |       |   |
| 31  |      |     |          |                                          |   |       |   |
| 42  |      |     |          |                                          |   |       |   |
| 52  | GND  |     | _        | Power GND                                |   |       |   |
| 55  | GND  |     |          |                                          |   |       |   |
| 57  |      |     |          |                                          |   |       |   |
| 60  |      |     |          |                                          |   |       |   |
| 61  |      |     |          |                                          |   |       |   |
| 62  |      |     |          |                                          |   |       |   |
| 16  |      |     |          |                                          |   |       |   |
| 26  |      |     |          |                                          |   |       |   |
| 36  |      |     |          |                                          |   |       |   |
| 48  | VDD  |     | —        | Power +3.3V                              |   |       |   |
| 53  |      |     |          |                                          |   |       |   |
| 59  |      |     |          |                                          |   |       |   |
| 64  |      |     |          |                                          |   |       |   |

Note 1: "I" in the I/O column is for input, "O" is output, and "B" is both directions.

Note 2: The terminals with #5V" in the Option column can be connected to the TTL level IC of 5V. The input terminals can be connected to 5V CMOS, 3.3V CMOS, TTL, LVTTL, and so on. The output terminals can be connected to 3.3V CMOS (cannot be connected to 5.5V CMOS), TTL, LVTTL, and so on. However, the connection of over 3.3V to output cannot be available. [For example, output with 5V pull-up resistors cannot be 5V CMOS.]

- Note 3: As for the terminals with "5V" in the Option column, note the following.
  - \* These terminals can be input at 5 V level signal. These are deleted diodes for overcurrent protection on 3.3 V lines. If over voltage may be possible to charge due to reflection, linking, or inductive noise, we recommend inserting a diode for overcurrent protection.



- \* Outputs (includes bidirectional) from 5V devices can be connected to the center device as far as these are TTL level. (Even if a signal is pulled up to 5V, the output level will be less than 3.3 V.) However, CMOS level signals cannot be connected.
- \* On the CPU bus interface, pull up of 5 V level is possible for stabilizing bus lines (prevent floating). Use 10 k-ohm or larger capacity pull up resistors.
- Note 4: The terminals with "U" in the Option column contains pull-up terminals.
- Note 5: The terminals with "S" in the Option column is Schmitt triggers.

# 4-2. Terminal allocation diagram



Note: For each pin number, see the marks on the actual LSI. As shown above, to the lower left of the NPM logo mark is the 1st pin.

# 4-3. Entire block diagram



# 4-4. Functions of terminals

## <u>4-4-1. CLK</u>

This is an input terminal of the reference clock. By setting of the CKSL terminal, either of the following clock rate signals can be connected.

CKSL = L: 40 MHz CKSL = H: 80 MHz

By selecting either of these clock rates, the serial communication transfer rate does not change. This clock rate selection affects communication precision.

For a small-scale serial communication and transfer rate below 10 Mbps, use of the center device with 40 MHz does not give any restriction.

With 20 Mbps transfer speed; however, longer communication lines or a large number of connected local devices may deteriorate communication precision due to collapse of signals on the circuit. This deterioration of communication quality can be corrected inside the LSI, if the deterioration level is not much. In order to improve correction precision; however, evenness of the clock duty is required. In other words, if the duty is ideal (50:50), the capacity to correct collapse of the signals in the communication lines can be improved. On the contrary, if the duty is not ideal, the center device cannot cope with collapses of the communication line.

As a result, if the duty is close to ideal, the center device can be used with 40 MHz. When connecting more than one oscillator, the duty will not be ideal. In this case, select 80 MHz. The center device divides the frequency inside and creates 40 MHz frequency.

If you do not want to use 80 MHz frequency, you may prepare a separate 40 MHz oscillator for this LSI.

# 4-4-2. RST

This is an input terminal for a reset signal.

By inputting an L level signal, the center device is reset. As the center device synchronizes with a clock, arrange a circuit so that it does not disconnect the clock while resetting. Reset signal length longer than 10 clock cycles is required.

## <u>4-4-3. CKSL</u>

Use to select clock rate.

- L: Connect 40 MHz clock frequency to the CLK terminal.
- H: Connect 80 MHz clock frequency to the CLK terminal.
  - Select this when the duty of the 40 MHz clock collapses too much.

## 4-4-4. IF0, IF1

Specify CPU-I/F mode

| Set s | status |            | CPU      | signal to cor | nnect to term | ninals   |                |
|-------|--------|------------|----------|---------------|---------------|----------|----------------|
| IE1   | IEO    | I/F mode   | RD       | WR            | A0            | WRQ      | Example of CPU |
|       | IFU    |            | terminal | terminal      | terminal      | terminal |                |
| L     | L      | I/F mode 1 | (VDD)    | R/W           | LDS           | DTACK    | 68000          |
| L     | Н      | I/F mode 2 | RD       | HWR           | (VDD)         | WAIT     | H8             |
| Н     | L      | I/F mode 3 | RD       | WR            | (GND)         | READY    | 8086           |
| Н     | Н      | I/F mode 4 | RD       | WR            | A0            | WAIT     | Z80            |

This LSI has the following four interface modes.

The above four CPUs are typical ones among CPUs currently available on the market. Even if a CPU you are examining is other than the above CPUs, most of the CPUs can be connected using either of the interfaces above. For details, see the hardware specification sheets of the CPU you are planning to use, and check with which mode you can connect.

Note: The classification of the CPU interface modes above is applicable only for the center device. The CPU emulation device G9004A also has unique CPU interface modes. Mode classification of this is different than the above.



# <u>4-4-5. CS</u>

Input L level signal to this terminal when accessing this LSI.

# 4-4-6. RD , WR , AO, WRQ

Connect I/F signals with a CPU. Input signals vary with setting of the IF0 to 1. For the details, see items "IF0 and IF1."

# <u>4-4-7. INT</u>

Outputs an interrupt request signal. When not using this terminal, keep this terminal open.

# <u>4-4-8. IFB</u>

Use this terminal when connecting with a CPU having no wait control input terminal.

By reading a command from a CPU, this signal becomes L level. When the command process is complete, this signal returns to H level. After confirming that this terminal is H level, access the center device.

# <u>4-4-9. A1 to A8</u>

Enter address signal to these terminals.

When the IF1 is L, address bus A1 to A8 are inverted inside.

When to control at 8-byte area, process as follows:

| IF1 terminal status | A (8:3) process    | Remarks       |
|---------------------|--------------------|---------------|
| L                   | Pull up (set to H) | I/F mode 1, 2 |
| Н                   | GND (set to L)     | I/F mode 3, 4 |

# 4-4-10. D0 to D7

Connect lower 8 bits of the data bus.

## 4-4-11. D8 to D15

Connect upper 8 bits of the data bus.

When used as I/F mode 4 (IF1 = H, IF0 = H), pull up or pull down with 5 to 10 K-ohms resistor. (Use of one resistor for 8 lines is also available.)

## 4-4-12. SPD0, SPD1

Specify communication speed with these terminals.

| SPD1 | SPD0 | Communication speed |
|------|------|---------------------|
| L    | L    | 2.5 Mbps            |
| L    | Н    | 5 Mbps              |
| Н    | L    | 10 Mbps             |
| Н    | Н    | 20 Mbps             |

All of the devices on the communication line shall be set to the same speed.

Either 40 MHz or 80 MHz is connected to the clock signal, as far as you do not mistake setting of the "CKSL," you can get communication speed of 20 Mbps.

## <u>4-4-13. SO</u>

Serial output signal for communication. (Positive logic, tristate output) Connect this line to a data input of a RS485 device.

#### 4-4-14. SOEH, SOEL

Output enable signal for communication.

Difference between SOEH and SOEL is that only logic is different. When sending signals, SOEH will become H and SOEL will become L. Connect either of needed signal to the data enabled input of a RS485 device.

## <u>4-4-15. SIA, SIB</u>

Serial input signals for communication. (Positive logic)

Basically these two are identical in functions.

Each of them can construct independent signal line as follows.



Commonly using the serial output signal "SO" from the center device, provide RS485 and pulse transformer individually for each line, the signal line load can be decreased.

When connecting to many local devices on one line, or when a signal line is long, signal quality will be deteriorated remarkably. In order to prevent this problem, separate to two lines.

Even divided into two lines, use easiness from a CPU is identical.

One line can connect to max. 64 devices. Even when two lines are used, the max. number of devices is 64. If you use only one line, the unused terminal should be fixed to GND.

When "clock control synthesized function to control motor" is used in G9103A, you cannot separate to two lines.

## 4-4-16. MCRY

This is a monitor output to confirm communication.

When a signal is transferred on the signal line, this terminal outputs L signal. If there is no signal on the signal line, this terminal outputs H signal.

# 4-4-17. MERR

This is a monitor output to check communication quality.

When the center device receives an error frame such as a CRC error, or when it cannot receive a response frame within 20  $\Box$ s, the signal becomes L only for 128 cycles (3.2  $\Box$ s) of the CLK.

By measuring the condition using the counter, you can check communication quality.



# 4-4-18. MERR

This is a monitor terminal to confirm communication control status.

When the center device receives an error response frame, this terminal outputs L level signal only for 0.2 seconds. The error response frame is as follows:

A local device normally receives signals from the center device if there is no CRC error on the local device. However, it may possible that the received data do not match with the local device status (such as receiving output data on the input port). (It may possible because of the mistakes from the CPU.)

In this case, the local device sends back the data to the center device in order to notify the center device that the received data is useless.

This is error response frame.

Other case is that a local device sends data longer than 128 bytes to a PCL device (G9103A 128 bytes FIFO), and the PCL device returns receipt process error (format error).

## <u>4-4-19. MSYN</u>

This is a monitor output of cyclic communication cycle. Each time a cyclic communication cycle ends, this signal level changes between L and H.



# 4-5. Address map

Address map (1) I/F mode 4 (Please be aware of Notes 1 and 2 while accessing)

| A0 to A8    | 3    | Writing                                  | Reading                                 |  |  |
|-------------|------|------------------------------------------|-----------------------------------------|--|--|
| 0 0000 0000 | 000h | Command bits 0 to 7 Note 1               | Status bits 0 to 7                      |  |  |
| 0 0000 0001 | 001h | Command bits 8 to 15 Note 1              | Status bits 8 to 15                     |  |  |
| 0 0000 0010 | 002h | Invalid                                  | Interrupt status bits 0 to 7            |  |  |
| 0 0000 0011 | 003h | Invalid                                  | Interrupt status bits 8 to 15           |  |  |
| 0 0000 0100 | 004h | Input/output buffer bits 0 to 7          | Input/output buffer bits 0 to 7         |  |  |
| 0 0000 0101 | 005h | Input/output buffer bits 8 to 15         | Input/output buffer bits 8 to 15        |  |  |
| 0 0000 0110 | 006h | Data transfer FIFO bits 0 to 7 Note 1    | Data receiving FIFO bits 0 to 7 Note 2  |  |  |
| 0 0000 0111 | 007h | Data transfer FIFO bit 8 to 15 Note 1    | Data receiving FIFO bits 8 to 15 Note 2 |  |  |
| 0 0000 1000 | 008h |                                          |                                         |  |  |
|             |      | Not defined (112 bytes)                  | (Always read as 00h.)                   |  |  |
| 0 0111 0111 | 077h | (Any data written here will be ignored.) | (Always read as oon.)                   |  |  |
| 0 0111 1000 | 078h | Device information (Device No. 0)        | Device information (Device No.0)        |  |  |
| 0 0111 1001 | 079h | Device information (Device No. 1)        | Device information (Device No.1)        |  |  |
| I           | I    |                                          |                                         |  |  |
| 0 1011 0110 | 0B6h | Device information (Device No. 62)       | Device information (Device No.62)       |  |  |
| 0 1011 0111 | 0B7h | Device information (Device No. 63)       | Device information (Device No.63)       |  |  |
| 0 1011 1000 | 0B8h | Cyclic communication error flags         | Cyclic communication error flags        |  |  |
|             |      | (Device No. 0 to 7)                      | (Device No. 0 to 7)                     |  |  |
| 0 1011 1001 | 0B9h | Cyclic communication error flags         | Cyclic communication error flags        |  |  |
|             |      | (Device No. 8 to 15)                     | (Device No. 8 to 15)                    |  |  |
| Ι           | Ι    | I                                        | I                                       |  |  |
| 0 1011 1110 | 0BEh | Cyclic communication error flags         | Cyclic communication error flags        |  |  |
|             |      | (Device No. 48 to 55)                    | (Device No. 48 to 55)                   |  |  |
| 0 1011 1111 | 0BFh | Cyclic communication error flags         | Cyclic communication error flags        |  |  |
|             |      | (Device No. 56 to 63)                    | (Device No. 56 to 63)                   |  |  |
| 0 1100 0000 | 0C0h | Input change interrupt settings          | Input change interrupt settings         |  |  |
|             |      | (Device No. 0, 1)                        | (Device No. 0 to 1)                     |  |  |
| 0 1100 0001 | 0C1h | Input change interrupt settings          | Input change interrupt settings         |  |  |
|             |      | (Device No. 2, 3)                        | (Device No. 2, 3)                       |  |  |
| I           | Ι    | I                                        | I                                       |  |  |
| 0 1101 1110 | 0DEh | Input change interrupt settings          | Input change interrupt settings         |  |  |
|             |      | (Device No. 60, 61)                      | (Device No. 60, 61)                     |  |  |
| 0 1101 1111 | 0DFh | Input change interrupt settings          | Input change interrupt settings         |  |  |
|             |      | (Device No. 62, 63)                      | (Device No. 62, 63)                     |  |  |
| 0 1110 0000 | 0E0h | Input change interrupt flags             | Input change interrupt flags            |  |  |
|             |      | (Device No. 0, 1)                        | (Device No. 0, 1)                       |  |  |
| 0 1110 0001 | 0E1h | Input change interrupt flags             | Input change interrupt flags            |  |  |
|             |      | (Device No. 2, 3)                        | (Device No. 2, 3)                       |  |  |
| Ι           | I    | I                                        | I                                       |  |  |
| 0 1111 1110 | 0FEh | Input change interrupt flags             | Input change interrupt flags            |  |  |
|             |      | (Device No. 60, 61)                      | (Device No. 60, 61)                     |  |  |
| 0 1111 1111 | 0FFh | Input change interrupt flags             | Input change interrupt flags            |  |  |
|             |      | (Device No. 62, 63)                      | (Device No. 62, 63)                     |  |  |
| 1 0000 0000 | 100h | Port data No. 0 (Device No.0 - Port 0)   | Port data No. 0 (Device No.0 - Port 0)  |  |  |



| A0 to A8    |      | Writing                                   | Reading                                   |  |  |  |
|-------------|------|-------------------------------------------|-------------------------------------------|--|--|--|
| 1 0000 0001 | 101h | Port data No. 1 (Device No.0 - Port 1)    | Port data No. 1 (Device No.0 - Port 1)    |  |  |  |
| 1 0000 0010 | 102h | Port data No. 2 (Device No.0 - Port 2)    | Port data No. 2 (Device No.0 - Port 2)    |  |  |  |
| 1 0000 0011 | 103h | Port data No. 3 (Device No.0 - Port 3)    | Port data No. 3 (Device No.0 - Port 3)    |  |  |  |
|             | I    |                                           |                                           |  |  |  |
| 1 1111 1100 | 1FCh | Port data No. 252 (Device No.63 - Port 0) | Port data No. 252 (Device No.63 - Port 0) |  |  |  |
| 1 1111 1101 | 1FDh | Port data No. 253 (Device No.63 - Port 1) | Port data No. 253 (Device No.63 - Port 1) |  |  |  |
| 1 1111 1110 | 1FEh | Port data No. 254 (Device No.63 - Port 2) | Port data No. 254 (Device No.63 - Port 2) |  |  |  |
| 1 1111 1111 | 1FFh | Port data No. 255 (Device No.63 - Port 3) | Port data No. 255 (Device No.63 - Port 3) |  |  |  |

Note 1: Write in lower bit to upper bit in order.

This order is especially important when accessing the FIFO used exclusively for sending data. Note 2: Read out lower bit to upper bit in order.

This order is especially important when accessing the FIFO used exclusively for receiving data.

Address map (2) I/F mode 3 (16 bit 8086 etc.)

| A1 to A8   |      | Writing                                      | Reading                                      |  |  |  |  |
|------------|------|----------------------------------------------|----------------------------------------------|--|--|--|--|
| 0 000 000  | 000h | Command bits 0 to 15                         | Status bits 0 to 15                          |  |  |  |  |
| 0 0000 001 | 002h | Invalid                                      | Interrupt status bits 0 to 15                |  |  |  |  |
| 0 0000 010 | 004h | Input/output buffer bits 0 to 15             | Input/output buffer bits 0 to 15             |  |  |  |  |
| 0 0000 011 | 006h | Data transfer FIFO bits 0 to 15              | Data receiving FIFO bits 8 to 15             |  |  |  |  |
| 0 0000 100 | 008h | Not defined (56 words)                       | Not defined (56 words)                       |  |  |  |  |
|            |      | (Any data written here will be ignored.)     | (Always read as 00h.)                        |  |  |  |  |
| 0 0111 011 | 076h | (,                                           | (                                            |  |  |  |  |
| 0 0111 100 | 078h | Device information (Device No. 0, 1)         | Device information (Device No.0, 1)          |  |  |  |  |
| I          | I    |                                              |                                              |  |  |  |  |
| 0 1011 011 | 0B6h | Device information (Device No. 62, 63)       | Device information (Device No.62, 63)        |  |  |  |  |
| 0 1011 100 | 0B8h | Cyclic communication error flags             | Cyclic communication error flags             |  |  |  |  |
|            |      | (Device No. 0 to 15)                         | (Device No. 0 to 15)                         |  |  |  |  |
| I          | I    | I                                            | I                                            |  |  |  |  |
| 0 1011 111 | 0BEh | Cyclic communication error flags             | Cyclic communication error flags             |  |  |  |  |
|            |      | (Device No. 48 to 63)                        | (Device No. 48 to 63)                        |  |  |  |  |
| 0 1100 000 | 0C0h | Input change interrupt settings              | Input change interrupt settings              |  |  |  |  |
|            |      | (Device No. 0 to 3)                          | (Device No. 0 to 3)                          |  |  |  |  |
| I          | I    | I                                            | I                                            |  |  |  |  |
| 0 1101 111 | 0DEh | Input change interrupt settings              | Input change interrupt settings              |  |  |  |  |
|            |      | (Device No. 60 to 63)                        | (Device No. 60 to 63)                        |  |  |  |  |
| 0 1110 000 | 0E0h | Input change interrupt flags                 | Input change interrupt flags                 |  |  |  |  |
|            |      | (Device No. 0 to 3)                          | (Device No. 0 to 3)                          |  |  |  |  |
| I          | I    | I                                            | I                                            |  |  |  |  |
| 0 1111 111 | 0FEh | Input change interrupt flags                 | Input change interrupt flags                 |  |  |  |  |
|            |      | (Device No. 60 to 63)                        | (Device No. 60 to 63)                        |  |  |  |  |
| 1 0000 000 | 100h | Port data No. 0, 1 (Device No.0 - Port 0, 1) | Port data No. 0, 1 (Device No.0 - Port 0, 1) |  |  |  |  |
| 1 0000 001 | 102h | Port data No. 2, 3 (Device No.0 - Port 2, 3) | Port data No. 2, 3 (Device No.0 - Port 2, 3) |  |  |  |  |
|            | I    |                                              |                                              |  |  |  |  |
| 1 1111 110 | 1FCh | Port data No. 252, 253                       | Port data No. 252,253                        |  |  |  |  |
|            | L    | (Device No.63 - Port 0, 1)                   | (Device No.63 - Port 0, 1)                   |  |  |  |  |
| 1 1111 111 | 1FEh | Port No.254, 255 (Device No.63 - Port 2, 3)  | Port data No. 254, 255                       |  |  |  |  |
|            |      |                                              | (Device No.63 - Port 2, 3)                   |  |  |  |  |

Note: The hexadecimal notation for the addresses above are written with the assumption that A0 = Low.

Address map (3) I/F mode 1, 2 (16 bit H8, 68000 etc.)

| A1 to A8   |      | Writing                                      | Reading                                      |  |  |  |  |
|------------|------|----------------------------------------------|----------------------------------------------|--|--|--|--|
| 1 1111 111 | 1FEh | Command bits 0 to 15                         | Status bits 0 to 15                          |  |  |  |  |
| 1 1111 110 | 1FCh | Invalid                                      | Interrupt status bits 0 to 15                |  |  |  |  |
| 1 1111 101 | 1FAh | Input/output buffer bits 0 to 15             | Input/output buffer bits 0 to 15             |  |  |  |  |
| 1 1111 100 | 1F8h | Data transfer FIFO bits 0 to 15              | Data receiving FIFO bits 0 to 15             |  |  |  |  |
| 1 1111 011 | 1F6h | Not defined (56 words)                       | Not defined (56 words)                       |  |  |  |  |
|            | I    | (Any data written here will be ignored )     | (Always read as 00h)                         |  |  |  |  |
| 1 1000 100 | 188h | (, ary data whiteh here will be ignored.)    |                                              |  |  |  |  |
| 1 1000 011 | 186h | Device information (Device No. 0, 1)         | Device information (Device No.0, 1)          |  |  |  |  |
| I          | I    |                                              | I                                            |  |  |  |  |
| 1 0100 100 | 148h | Device information (Device No. 62, 63)       | Device information (Device No.62, 63)        |  |  |  |  |
| 1 0100 011 | 146h | Cyclic communication error flags             | Cyclic communication error flags             |  |  |  |  |
|            |      | (Device No. 0 to 15)                         | (Device No. 0 to 15)                         |  |  |  |  |
| I          | I    | I                                            | I                                            |  |  |  |  |
| 1 0100 000 | 140h | Cyclic communication error flags             | Cyclic communication error flags             |  |  |  |  |
|            |      | (Device No. 48 to 63)                        | (Device No. 48 to 63)                        |  |  |  |  |
| 1 0011 111 | 13Eh | Input change interrupt settings              | Input change interrupt settings              |  |  |  |  |
|            |      | (Device No. 0 to 3)                          | (Device No. 0 to 3)                          |  |  |  |  |
| I          | I    | I                                            | I                                            |  |  |  |  |
| 1 0010 000 | 120h | Input change interrupt settings              | Input change interrupt settings              |  |  |  |  |
|            |      | (Device No. 60 to 63)                        | (Device No. 60 to 63)                        |  |  |  |  |
| 1 0001 111 | 11Eh | Input change interrupt flags                 | Input change interrupt flags                 |  |  |  |  |
|            |      | (Device No. 0 to 3)                          | (Device No. 0 to 3)                          |  |  |  |  |
| I          | I    | I                                            | I                                            |  |  |  |  |
| 1 0000 000 | 100h | Input change interrupt flags                 | Input change interrupt flags                 |  |  |  |  |
|            |      | (Device No. 60 to 63)                        | (Device No. 60 to 63)                        |  |  |  |  |
| 0 1111 111 | 0FEh | Port data No. 0, 1 (Device No.0 - Port 0, 1) | Port data No. 0, 1 (Device No.0 - Port 0, 1) |  |  |  |  |
| 0 1111 110 | 0FCh | Port data No. 2, 3 (Device No.0 - Port 2, 3) | Port data No. 2, 3 (Device No.0 - Port 2, 3) |  |  |  |  |
| l          | I    |                                              |                                              |  |  |  |  |
| 0 0000 001 | 002h | Port data No. 252, 253                       | Port data No. 252,253                        |  |  |  |  |
|            |      | (Device No.63 - Port 0, 1)                   | (Device No.63 - Port 0, 1)                   |  |  |  |  |
| 0 0000 000 | 000h | Port No.254, 255                             | Port data No. 254, 255                       |  |  |  |  |
|            |      | (Device No.63 - Port 2, 3)                   | (Device No.63 - Port 2, 3)                   |  |  |  |  |

Note: The hexadecimal notation for the addresses above are written with the assumption that A0 = Low.

Note: The discussion of address maps below largely concerns I/F mode 3.

#### 4-5-1. "Device information" area

With system communication, the center device polls all local devices, from device 0 to 63. According to the response from local devices, the center device can confirm the connection status, device type, settings for the I/O port on each local device, and refresh its own "device information" area.

When a CPU knows the "device information", the center device can write to it.

8 bits of device information are required for each device.



Ex.: To get device information for device Nos. 0 and 1, access address 078h. For a 16-bit CPU (address = 078h)



Device No.=1

Device No.=0

# 4-5-2. "Cyclic communication error flags" area

The center device communicates with all the I/O ports using cyclic communication.

In this type of cyclic communication, if a communication error occurs for a specific I/O device (G9002A) on three consecutive communication cycles, the center device will treat this as cyclic communication error.

When this error occurs, the bit in this area corresponding to the device number will become 1. By checking these bits, you can identify the I/O device (G9002A) in error.

Ex.: When reading address 0B8h



As seen above, the lowest bit shows the error status of the local device with the lowest address number. By reading "0B8h," local device numbers from 0 to 15 can be checked. In the same way, by reading "0BAh" you can check device numbers 16 to 31.

To determine the address, proceed as follows. (discard any remainder)

## Address = 0B8h + (Device No. / 8)



The bits are read in groups of 8 by an 8-bit CPU, but the meaning of each bit is the same.

The device number refers to the number allocated to each local device. The numbers are specified on the external terminals on local devices. Duplicate use of the same number is prohibited.

## - To clear flags

In order to return a bit to 0 that was changed to a 1 when an error occurred, write a 1 to this bit. The simplest way to clear a flag is to write the same data back to the same cyclic communication error flag position that it was read from.

(For examples of how to use these flags, see point (2) in the "Check and Clear Errors of any existing input-change interrupts" in "Software examples" in Chapter IV.

## 4-5-3. "Change to Input Change Interrupt Setting" area

Port information for the I/O devices (G9002A) that are connected can be obtained automatically using the cyclic communication system. The center device also uses cyclic communication to periodically obtain status information for the data devices (G9x03, G9004A) that are connected.

These changes to input ports and status changes in data devices can be detected automatically, and then the

center device can generate an interrupt ( $\overline{INT}$ ) for a CPU.

This area can be addressed by writing bits that correspond to the local device number whose status you want to monitor. When a bit is set to "1" its status will be monitored

Ex.: When you want to monitor port 2 on device number 0.

In order to specify device number 0, you have to access address 0C0h.



As shown above, there are 4 bits which correspond to each local device. The lowest 4 bits will be the area for setting up input change interrupts for the local device with the lowest address number.

The lowest of the 4 bits corresponds to port 0, the next bit corresponds to port 1. The next bits of it correspond Port 2 and Port 3 respectively.

When you want to monitor another local device, determine the address using the following rule (discard any remainder).

#### Address = 0C0h + (device number / 2)

The rule is the same for an 8-bit CPU, except that the data will be transferred in units of 8 bits.

Since mainly status information corresponds to each port on data devices (G9x03, G9004A), you just enter a "1" for the port which has the status you want to monitor.

For details, see "5-1-3. Input change interrupt" (Be especially careful when monitoring the status of a device to make sure that port 0 is not monitoring all the bits.)

For details about which status information corresponds to which port, see the user's manual for each data device (G9x03, G9004A).

(For examples of use, see point (2) in the "Set up an input-change interrupt" section of "Software Examples" in Chapter IV.)

## 4-5-4. "Input Change Interrupt Flag" area

If a port has been specified in the area for setting Input Change Interrupts, when its port status changes, the center device will issue an interrupt to a CPU and change the bit to "1."

The interrupt allows the CPU to determine the device number and port number (or status) which changed by reading this area.

Ex.: To monitor port 2 on device number 0

To read the status of device number 0 you must access address 0E0h.



Device No. = 3 Device No. = 2 Device No. = 1 Device No. = 0

4 bits correspond to each local device. The lower 4 bits are the Input Change Interrupt Setting area of the local device with the lowest address number.

The lowest bit among these 4 corresponds to port 0, the next bit corresponds to port 1. The next bits of it correspond Port 2 and Port 3 respectively.

To check other local devices, specify the address by using the following rule (discard any remainder).

#### Address = 0E0h + (device number / 2)

The procedure is the same for an 8-bit CPU, except that data will be handled in units of 8 bits.

#### To clear flags

In order to return a bit to 0 that was changed to a 1 when a change occurred I the input, write a 1 to this bit. The simplest way to clear a flag is to write the same data back to the same "input change interrupt flag" area that it was read from.

(For examples of how to use these flags, see point (2) in the "Check and Clear Errors of any existing input-change interrupts" in "Software examples" in Chapter IV.

## 4-5-5. "Port data" area

This area is used primarily to set the data for output ports on I/O devices (G9002A), and to check the data from the input ports.

When the local device is a data device (G9x03, G9004A), this area is used to read status information and set data for the general-purpose port (if any needs to be set).

To access this area, see the device number and port number described in the address map.

To learn which status register corresponds to which port when the local device is a data device (G9x03 or G9004A), see the User's manual for each data device (G9x03, G9004A).

(For examples of use, see point (2) in the "Communication with port data" section of "Software Examples" in Chapter IV.)

# 4-6. Status



| Bit | Symbol        | Description                                                                                                        |
|-----|---------------|--------------------------------------------------------------------------------------------------------------------|
|     |               | Becomes 1 when ready for data to be written to the transmitting FIFO buffer.                                       |
|     |               | When the system communication or data communication is complete and the next chunk of                              |
| 0   | CEND          | data can be sent to the transmitting FIFO buffer, this bit becomes 1 and the center device                         |
|     |               | outputs an interrupt signal (INI).                                                                                 |
|     |               | Preserves 1 when the center device receives a break frame. The method for clearing this bit                        |
| 1   | BRKF          | will depend on status bit 9 in the RENIVO register                                                                 |
|     |               | Becomes 1 when the status of any input port which is set to 1 to enable the input change                           |
|     |               | interrupt setting changes. The center device then outputs an interrupt signal (INT).                               |
| 2   | IOPC          | This signal is an OR of all 256 input port change interrupt flag bits.                                             |
|     |               | When all the bits return to 0, this bit returns to 0.                                                              |
|     |               | Becomes 1 when a cyclic communication error occurs. The center device then outputs an                              |
|     |               | interrupt signal (INT).                                                                                            |
| 3   | FIOF          | This signal is an OR of all 64 cyclic communication error flag bits.                                               |
|     | LIOL          | For details about the conditions of the error to be occurred, see 1) cyclic communication                          |
|     |               | error in section 5-1-5.                                                                                            |
|     |               | When all the bits return to 0, this bit returns to 0.                                                              |
|     |               | Becomes 1 when a data communication error occurs. The center device then outputs an                                |
| 1   | EDTE          | Interrupt signal (INT).<br>For details about the conditions of the error to be occurred, see 2) Data communication |
| 4   | EDIE          | - or details about the conditions of the error to be occurred, see 2) Data communication                           |
|     |               | The method for clearing this hit will depend on status hit 9 in the RENV/0 register                                |
|     |               | Becomes 1 when a local device reception processing error occurs. The center device then                            |
|     |               | outputs an interrupt signal (INT).                                                                                 |
| _   | ERAE          | For details about the conditions of the error to be occurred, see the interrupt status CAE bit                     |
| 5   | Note 1        | description on the next section. Refer to this status bit to check which error occurred, the                       |
|     |               | device No. and other error details.                                                                                |
|     |               | The method for clearing this bit will depend on status bit 9 in the RENV0 register                                 |
|     |               | A CPU access error.                                                                                                |
|     |               | When there is a problem of accessing a CPU, such as a data send command being written                              |
|     |               | when there is no data to send, this bit becomes 1. The center device then outputs an                               |
| 6   | CAER          | interrupt signal (INI).                                                                                            |
|     |               | For details about the conditions of the error to be occurred, see the interrupt status ERA bit                     |
|     |               | description on the next section. Refer to this status bit to check which end occurred, the                         |
|     |               | The method for clearing this bit will depend on status bit 9 in the RENI/0 register                                |
| 7   | (Not defined) | Always 0                                                                                                           |
| - ' |               | When there is not-vet-sent output port data, this bit becomes 1                                                    |
| 1   |               | When data is written to the output port data, this bit becomes 1. When the center device                           |
| 8   | REF           | successfully completes two rounds of cyclic communication to all the ports without any                             |
| 1   |               | errors, this bit will return to 0.                                                                                 |
|     |               | When there is data to send in the transmitting FIFO, this bit becomes 1.                                           |
| 9   | TDBB          | After data is written to the transmitting FIFO, this bit becomes 1. Once a data send                               |
|     |               | command or a transmitting FIFO reset command is written, this bit returns to 0.                                    |



| Bit | Symbol        | Description                                                                                                                                                                                              |
|-----|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10  | RDBB          | When data has been received in the receiving FIFO, this bit becomes 1.<br>When receiving data from a data device, this bit becomes 1. After a CPU reads all of the data received, this bit returns to 0. |
| 11  | (Not defined) | Always 0.                                                                                                                                                                                                |
| 12  | SBSY          | Becomes 1 when cyclic communication starts.                                                                                                                                                              |
| 13  | RBSY          | Is 1 during a reset.                                                                                                                                                                                     |
| 14  | DBSY          | Is 1 during system communication or data communication.                                                                                                                                                  |
| 15  | BBSY          | When RENV0(8) is 1 and the center device issues a break communication command (0610h), this bit stays 1 until the break communication is complete. This bit stays 0 for any other case.                  |

Note 1: When errors occur on more than one device, only the device number where the last error occurred would be shown.



# 4-7. Interrupt status



| Bit      | Symbol        | Description                                                                         |       |  |  |  |  |  |  |
|----------|---------------|-------------------------------------------------------------------------------------|-------|--|--|--|--|--|--|
| 0.40 5   |               | These bits show the number of the device which has an error, when EDTE = 1 or       |       |  |  |  |  |  |  |
| 0105     |               | ERAE = 1. These details are stored until the next time an error occurs.             |       |  |  |  |  |  |  |
| 6        | (Not defined) | Always 0.                                                                           |       |  |  |  |  |  |  |
|          |               | When a local device is not receiving data, this bit is 1.                           |       |  |  |  |  |  |  |
|          |               | When the data communication terminates with an error (EDTE = 1), and if a           | local |  |  |  |  |  |  |
|          |               | device cannot receive data from the center device (the local device does not        | t     |  |  |  |  |  |  |
| 7        |               | respond), this bit becomes 1. When the local device has received the data           |       |  |  |  |  |  |  |
| 1        |               | (communication data from a local device is interrupted by a communication of        | error |  |  |  |  |  |  |
|          |               | and the center device does not receive the data normally, you have to check         | (     |  |  |  |  |  |  |
|          |               | whether the local device received the data normally), this bit returns to 0.        |       |  |  |  |  |  |  |
|          |               | This condition is stored until the next time an error occurs.                       |       |  |  |  |  |  |  |
|          |               | These errors occur even if a local device received data normally but the pac        | ket   |  |  |  |  |  |  |
|          |               | details of the data do not match at the local device.                               |       |  |  |  |  |  |  |
|          |               | When this error occurs, the center device will store one of the following code      | es in |  |  |  |  |  |  |
|          |               | these bits. This condition is stored until the next time an error occurs.           |       |  |  |  |  |  |  |
|          |               | Code Error conditions                                                               |       |  |  |  |  |  |  |
|          |               | 0001 I/O setting information in the device information area in the                  |       |  |  |  |  |  |  |
| 8 to 11  | ERA0 to 3     | center device is not identical to the I/O port combination                          |       |  |  |  |  |  |  |
|          |               | (specified using the PMD terminal) on the local device.                             |       |  |  |  |  |  |  |
|          |               | 0010 An I/O device(G9002A) received a data communication                            |       |  |  |  |  |  |  |
|          |               | frame.                                                                              |       |  |  |  |  |  |  |
|          |               | 0011 A data device received frames larger than the receiving                        |       |  |  |  |  |  |  |
|          |               | buffer capacity of the data device.                                                 |       |  |  |  |  |  |  |
|          |               |                                                                                     |       |  |  |  |  |  |  |
|          |               | If the CPU tries to access the G9001A illegally, it will store one of the following | ng    |  |  |  |  |  |  |
|          |               | codes in these bits. The code is stored until the next time an error occurs.        |       |  |  |  |  |  |  |
|          |               | Code Error conditions                                                               |       |  |  |  |  |  |  |
|          |               | 0001 The CPU tried to write a cyclic communication start                            |       |  |  |  |  |  |  |
|          |               | command but the number of devices used is set to zero.                              |       |  |  |  |  |  |  |
|          |               | 0010 When having tried to write a start sending command                             |       |  |  |  |  |  |  |
|          |               | without putting any data in the data sending FIFO.                                  |       |  |  |  |  |  |  |
| 12 to 15 | CAE0 to 3     | 0011 While the DBSY = 1, a device tried to do one of the                            |       |  |  |  |  |  |  |
|          |               | tollowing:                                                                          |       |  |  |  |  |  |  |
|          |               | (1) Reading or writing to the transmitting or receiving FIFO.                       |       |  |  |  |  |  |  |
|          |               | (2) when having written a system start command or a data                            |       |  |  |  |  |  |  |
|          |               | 0100 When having tried to communicate with a device which had                       |       |  |  |  |  |  |  |
|          |               | device information area bit 7 act to 0 (It means that the                           |       |  |  |  |  |  |  |
|          |               |                                                                                     |       |  |  |  |  |  |  |
|          |               |                                                                                     |       |  |  |  |  |  |  |

# 4-8. Command



Note: Write to the 8-bit CPU I/F (IF0=H, IF11) in the following order: COMB0 then COMB1.

# 4-8-1. Operation command

| Command                        | Description                                                                    |  |  |  |  |
|--------------------------------|--------------------------------------------------------------------------------|--|--|--|--|
| 0000 0000 0000 0000<br>(0000h) | Invalid command                                                                |  |  |  |  |
| 0000 0001 0000 0000            | Resets the software.                                                           |  |  |  |  |
| (0100h)                        |                                                                                |  |  |  |  |
|                                | Resets the center device. This is the same function as the RST input.          |  |  |  |  |
| 0000 0010 0000 0000            | Resets the transmitting FIFO.                                                  |  |  |  |  |
| (0200h)                        | Resets only the data transmitting FIFO.                                        |  |  |  |  |
| 0000 0011 0000 0000            | Resets the receiving FIFO.                                                     |  |  |  |  |
| (00300h)                       | Resets only the data receiving FIFO.                                           |  |  |  |  |
| 0001 0000 0\$\$\$ 00\$\$       | Clear command for the INT group status.                                        |  |  |  |  |
| (04xxh)                        | Bits 0, 1, 4, 5, and 6 of the command have the following meaning.              |  |  |  |  |
|                                | 0 CAER ERAE EDTE 0 0 BRKF CEND                                                 |  |  |  |  |
|                                | By changing each of these bits to 1, the corresponding status will be cleared. |  |  |  |  |
|                                | However, if $RENV0(9) = 0$ , the clear command will be ignored.                |  |  |  |  |
| 0000 0110 0000 0000            | Error count clear command.                                                     |  |  |  |  |
| (0600h)                        | Clear the error counter register to zero.                                      |  |  |  |  |
| 0000 0110 0001 0000            | Break communication command.                                                   |  |  |  |  |
| (0610h)                        | Set RENV0(8) = 1 and disable the auto break function. You can issue a break    |  |  |  |  |
|                                | communication at any time using this command.                                  |  |  |  |  |
|                                | When $REIV0(8) = 0$ , this command is ignored.                                 |  |  |  |  |

Note: For all bits marked with a #, the upper bits of the device address should be set in order, starting from the left end of the # bits.

For bits with marked with an &, when the port is 0 or 1, set the bit to 0. When the port is 2 or 3, set the bit to 1.

For bits marked with a \$, either 0 or 1 may be used.

For bits marked with an x, either 0 or 1 may be used.

| Command                  | Description                                                                                       |
|--------------------------|---------------------------------------------------------------------------------------------------|
| 0001 0000 0000 0000      | System communication to all devices.                                                              |
| (1000h)                  | Polls all of the devices (device Nos. 0 to 63) one by one, and refreshes the device               |
|                          | information areas that correspond to each device number.                                          |
|                          | The device information contains the following:                                                    |
|                          | - Device in use: 0 when no response, and 1 when it responds.                                      |
|                          | - Device type: Reset to 1 when it is a data device.                                               |
|                          | - I/O setting information                                                                         |
|                          | No response to a system communication is not treated an error. However, an error with             |
|                          | a CRC mismatch may be possible.                                                                   |
| 0001 0001 0000 0000      | System communication to all devices except those devices excluded from cyclic                     |
| (1100h)                  | communication.                                                                                    |
|                          | After checking the device information area, the center device polls all the devices whose         |
|                          | device-in-use bit is set to 0, one by one, and refreshes the device information areas that        |
|                          | correspond to each device number.                                                                 |
|                          | The details are refreshed the same as by writing a command 1000h.                                 |
|                          | No response to a system communication is not treated an error. However, an error with             |
|                          | a CRC mismatch may be possible.                                                                   |
| 0001 0010 00## ####      | System communication to specified devices.                                                        |
| (1200h to 123Fh)         | The center device polls only the specified devices and refreshes the device information           |
|                          | areas that correspond to each specified device number.                                            |
|                          | The details are refreshed the same as by writing a command 1000h.                                 |
|                          | No response to a system communication is not treated an error. However, an error with             |
|                          | a CRC mismatch may be possible.                                                                   |
| 0001 0011 00## ####      | Obtain attribute information for the specified devices.                                           |
| (1300h to 133Fh)         | The polling response frame consists of device attribute information. This command polls           |
|                          | the specified devices and copies the attribute information into the data receiving FIFO.          |
|                          | The device information area does not change.                                                      |
|                          | The details of the data receiving FIFO are as follows.                                            |
|                          | Bits 0 to 4: (Number of bytes for the longest piece of data) / 8 -1                               |
|                          | Bits 5 to 7: Not used (not defined)                                                               |
|                          | Bits 8 to 15: Device type code (I/O device: 01h, Data device: 81h)                                |
|                          | Bits 16 to 18: Set the I/O port (PMD terminal information when an I/O device is selected)         |
|                          | Bit 19: Always 0                                                                                  |
|                          | Bits 20 to 31: Data device type (G9003:000h, G9004A:001h, G9103A:002h)                            |
| 0011 0000 0000 0000      | Start cyclic communication                                                                        |
| (3000h)                  | Start cyclic communication with devices that have 1 in the device-in-use bit in the device        |
|                          | information.                                                                                      |
| 0011 0001 0000 0000      | Stop cyclic communication.                                                                        |
| (3100h)                  | Stop the current cyclic communication.                                                            |
| 0100 0000 00## ####      | Data communication.                                                                               |
| (4000h to 403Fh)         | Sends data in the transmitting FIFO to the specified devices. The data received in                |
|                          | response will be stored in the receiving FIFO.                                                    |
| 0100 0001 0000 0000      | Cancel data communication                                                                         |
| (4100h)                  | Halt the data communication and reset the transmitting FIFO.                                      |
|                          | This command will be ignored after the data has been sent.                                        |
| Note: For all bits marke | d with a "#," the upper bits of the device address should be set in order, starting from the left |

end of the # bits.

For bits marked with an "&," when the port is 0 or 1, set the bit to 0. When the port is 2 or 3, set the bit to 1. For bits marked an "x," either 0 or 1 may be used. G9002A: I/O device

G9103A: PCL device

G9004A: CPU emulation device



## 4-8-2. Memory access command

| Command                                 | Description                                                                                                                                   |                                                                                                                                           |                                       |                   |                   |                    |  |  |
|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-------------------|-------------------|--------------------|--|--|
| 0101 0000 0### ##xx                     | Writes data to the "device information" area.                                                                                                 |                                                                                                                                           |                                       |                   |                   |                    |  |  |
| (5000h to 507Fh)                        | The data in the input/output buffer are written into one word of the device information                                                       |                                                                                                                                           |                                       |                   |                   |                    |  |  |
| · · · · · · · · · · · · · · · · · · ·   | are                                                                                                                                           | a. '                                                                                                                                      |                                       |                   |                   |                    |  |  |
|                                         | Rel                                                                                                                                           | ationship betwe                                                                                                                           | en the contents of                    | of the input/outp | ut buffer and the | e area is shown in |  |  |
|                                         | the                                                                                                                                           | table below.                                                                                                                              |                                       |                   |                   |                    |  |  |
|                                         |                                                                                                                                               | Command                                                                                                                                   | Input/output<br>buffer                | Address           | Device No.        |                    |  |  |
|                                         |                                                                                                                                               | 5000h                                                                                                                                     | bit 7 to 0                            | 078h              | 0                 |                    |  |  |
|                                         |                                                                                                                                               | 300011                                                                                                                                    | bit15 to 8                            | 079h              | 1                 |                    |  |  |
|                                         |                                                                                                                                               | 5004b                                                                                                                                     | bit 7 to 0                            | 07Ah              | 2                 |                    |  |  |
|                                         |                                                                                                                                               | 50040                                                                                                                                     | bit15 to 8                            | 07Bh              | 3                 |                    |  |  |
|                                         |                                                                                                                                               |                                                                                                                                           | bit 7 to 0                            | 07Ch              | 4                 |                    |  |  |
|                                         |                                                                                                                                               | 5008h                                                                                                                                     | bit15 to 8                            | 07Dh              | 5                 |                    |  |  |
|                                         |                                                                                                                                               |                                                                                                                                           | bit 7 to 0                            | 07Eh              | 6                 |                    |  |  |
|                                         |                                                                                                                                               | 500Ch                                                                                                                                     | bit15 to 8                            | 07Fh              | 7                 |                    |  |  |
|                                         |                                                                                                                                               |                                                                                                                                           | II                                    |                   |                   | 1                  |  |  |
| 0101 0001 0##x xxxx<br>(5100h to 517Fh) | Writes to the "cyclic communication error flag" area.<br>The contents of the input/output buffer are written into one word of the above area. |                                                                                                                                           |                                       |                   |                   |                    |  |  |
| 0101 0010 0### #xxx<br>(5200h to 527Fh) | Writes to the "input change interrupt setting" area.<br>The contents of the input/output buffer are written into one word of the above area.  |                                                                                                                                           |                                       |                   |                   |                    |  |  |
| 0101 0011 0### #xxx<br>(5300h to 537Fh) | Wri<br>The                                                                                                                                    | Writes to the "input change interrupt flag" area.<br>The contents of the input/output buffer are written into one word of the above area. |                                       |                   |                   |                    |  |  |
| 0101 0100 0### ###&<br>(5400h to 547Fh) | Wri<br>The                                                                                                                                    | Writes to the "port data" area.<br>The contents of the input/output buffer are written into one word of the above area.                   |                                       |                   |                   |                    |  |  |
| 0110 0000 0### ##xx<br>(6000h to 607Fh) | Rea<br>The                                                                                                                                    | ads the "device i<br>e contents of one                                                                                                    | nformation" area<br>e word in the abo | ve area are copi  | ed to the input/o | utput buffer.      |  |  |
| 0110 0001 0##x xxxx<br>(6100h to 617Fh) | Rea<br>The                                                                                                                                    | Reads the "cyclic communication error flag" area.<br>The contents of one word in the above area are copied to the input/output buffer.    |                                       |                   |                   |                    |  |  |
| 0110 0010 0### #xxx<br>(6200h to 627Fh) | Reads the "input change interrupt setting" area.<br>The contents of one word in the above area are copied to the input/output buffer.         |                                                                                                                                           |                                       |                   |                   |                    |  |  |
| 0110 0 11 0### #xxx<br>(6300h to 637Fh) | Reads the "input change interrupt flag" area.<br>The contents of one word in the above area are copied to the input/output buffer.            |                                                                                                                                           |                                       |                   |                   |                    |  |  |
| 0110 0100 0### ###&<br>(6400h to 647Fh) | Reads the "port data" area.<br>The contents of one word in the above area are copied to the input/output buffer.                              |                                                                                                                                           |                                       |                   |                   |                    |  |  |

Note: Bit with # symbol; Set upper bit of the device address from the upper side of the # bit. Bit with & symbol; Assign "0" for port 0 and 1 and assign "1" for port 2 and 3. Bit with x symbol; Any value is available.

If all of the address map (512 bytes), required by the center device, are allocated so as the CPU can review the whole of them, the commands described on this page are not needed.

If resources administrated by the CPU are shorted and only 8 bytes can be secured for the center device, by using the commands described on this page, the CPU can access all of the addresses the center device has.

# 4-8-3. Register access command

| Command             | Description                                                                              |
|---------------------|------------------------------------------------------------------------------------------|
| 0101 0101 0000 0000 | RENV0 write command                                                                      |
| (5500h)             | When data is stored in the input/output buffer and this command is issued, the value     |
|                     | in the input/output buffer is copied to the RENV0 register.                              |
| 0110 0101 0000 0000 | RENV0 read command                                                                       |
| (6500h)             | When this command is issued, the value of the RENV0 register is copied to the            |
|                     | input/output buffer. By reading the input/output buffer, you can obtain the value of the |
|                     | RENV0.                                                                                   |
| 0110 0101 0000 0001 | Error counter read command                                                               |
| (6501h)             | When this command is issued, the value of the error counter register is copied to the    |
|                     | input/output buffer. By reading the value of the input/output buffer, you can obtain the |
|                     | value of the error counter.                                                              |
| 0110 0101 0000 0010 | Cyclic cycle register read command                                                       |
| (6502h)             | When this command is issued, the value of the cyclic cycle register is copied to the     |
|                     | input/output buffer. Reading the input/output buffer, you can obtain the value of the    |
|                     | cyclic cycle register.                                                                   |
| 0110 0101 0000 0011 | Receive address register read command                                                    |
| (6503h)             | When this command is issued, the value of the receive address register is copied to      |
|                     | the input/output buffer. By reading the input/output buffer, you can obtain the value of |
|                     | the receive address register.                                                            |
| 0110 0101 0000 0100 | Version information register read command                                                |
| (6504h)             | When this command is issued, the version information register value is copied to the     |
|                     | input/output buffer. By reading the input/output buffer, you can get the value of the    |
|                     | version information register.                                                            |

The register owned by the G9001A are not allocated on the address map. Therefore, in order to access these registers, the commands described above shall be used.

# 4-9. Register

## 4-9-1. RENV0 register

This is a 16-bit register used to establish the environment.

- Bits 0 to 6

Mask an interrupt (a change on the INT terminal) for the same bit position in the status register. Unwanted interrupts can be ignored using this function.

Even if the interrupt is masked, the status of the bits is not masked and can change as usual. - Bit 8

In the original G9001 model, the center device automatically issues a break signal at a certain interval in order to detect new devices that have been added. In the G9001A, this auto break signal can be suppressed. When this bit is set to 1, the center device does not automatically issue a break signal.

- Bit 9

In the original G9001, depending on type of interrupt that occurred, the status could be cleared by merely reading the status. In the new G9001A, this auto clear function can be disabled.

By setting this bit to 1, the CEND, BRKF, EDTE, ERAE, and CAER status bits may not be cleared by reading them. To clear these bits, use the INT group status clear command (04xxh).

After a reset, all the bits will be zero.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8    | 7 | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|----|----|----|----|----|----|---|------|---|------|------|------|------|------|------|------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0 | MCLR | 0 | MCSE | MERE | MEDE | MEIE | MIOP | MBRK | MCED |

| Bit   | Bit name | Details                                                             |
|-------|----------|---------------------------------------------------------------------|
| 0     | MCED     | By setting this bit to 1, the CEND interrupt is masked. The         |
|       |          | status register is changed.                                         |
| 1     | MBRK     | By setting this bit to 1, the BRKF interrupt is masked. The         |
|       |          | status register is changed.                                         |
| 2     | MIOP     | By setting this bit to 1, the IOPC interrupt is masked. The         |
|       |          | status register is changed.                                         |
| 3     | MEIE     | By setting this bit to 1, the EIOE interrupt is masked. The         |
|       |          | status register is changed.                                         |
| 4     | MEDE     | By setting this bit to 1, the EDTE interrupt is masked. The         |
|       |          | status register is changed.                                         |
| 5     | MERE     | By setting this bit to 1, the ERAE interrupt is masked. The         |
|       |          | status register is changed.                                         |
| 6     | MCSE     | By setting this bit to 1, the CAER interrupt is masked. The         |
|       |          | status register is changed.                                         |
| 7     | -        | Always set this bit to 0.                                           |
| 8     | BKOF     | By setting this bit to 1, the auto break function will be disabled. |
| 9     | MCLR     | Select the method for clearing the following status bits.           |
|       |          | CEND, BRKF, EDTE, ERAE, CAER                                        |
|       |          |                                                                     |
|       |          | 0: Cleared by reading its status (default setting)                  |
|       |          | 1: Not cleared by reading its status.                               |
|       |          | To clear the bit, use INT group status clear command                |
|       |          | (04xxh).                                                            |
|       |          |                                                                     |
| 15~10 | -        | Always set this bit to 0.                                           |



## 4-9-2. RERCNT

This is 16-bit register for counting errors. This is a read only register.

It counts the total number of communication errors including no response and CRC errors.

When the number of errors exceeds 65535, the counter stops counting.

To clear the counter, issue a counter clear command (0600h).

Note that the center device counts a failure to respond as a system communication error. (Originally, a failure to respond to a system communication is not treated as error.)

After the reset, all the bits are zero.

#### <u>4-9-3. RSYCNT</u>

16 –bit register for measuring the one cycle of cyclic communication.

The center device counts the time after MSYN changes, in units of 1µsec. This is a read only register.

The center device always count the cycles, and you can read the amount of time that has passed just before changing the MSYN.

The counter counts up to 65535 (approx. 65.5 ms). The center device cannot measure the time if the MSYN signal length exceeds this value.



#### <u>4-9-4. RDJADD</u>

This register latches the device address for the most recently received normal data communication. This is a read only register.

After a reset, all the bits are zero.



Device address for the most recently received normal data communication

#### 4-9-5. RVER

This register is used to read the version information on the G9001A. This is a read only register. It always has the following value (0001h).

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

This register is used to distinguish the G9001 from the G9001A.

Do the following to determine which chip is being used.

- 1. Write 0000h to the input/output buffer.
- 2. Issue a read command (6504h) to the RVER register.
- 3. Read the data in the input/output buffer. If the result is 0000h, it is a G9001. If it is 0001h, it is a G9001A.
# 5. Description of the software

# 5-1. Outline of control

#### 5-1-1. Communication control

- The center device controls all the communications.
- One communication cycle consists of a communication from the center device to the local devices, and the communication from the local devices back to the center device.
- The response from the local devices may include I/O information and data.

#### 5-1-2. Communication type

System communications, cyclic communications, and data communications are the three communication types available.

#### 1) System communications

System communications automatically confirm the connection status, device type, and I/O port settings of each local device.

By writing a system communication start command (1000h), the center device polls all of the local devices (device No. 0 to 63), one by one, and refreshes the "device information" area according to the response from the local devices.

8 bits are used for the device information about each device.



"When the "device information" is already known, you can write data from a CPU.

When a system communication is started during cyclic communication, the center device halts the cyclic communication and executes the system communication which has a higher priority. After the system communication is complete, the center device will restart the cyclic communication.

Even if cyclic communications are halted, the center device can still execute system communications.

#### 2) Cyclic communication

In cyclic communication, the center device communicates continuously to perform I/O control of the I/O devices (G9002A). This communication takes place in cycles. (Communication starts with the local device that has the lowest device number and proceeds through all the devices that are present. When the communication with the device that has the highest number is complete, the center device again starts to communicate with the local device that has the lowest device number.) If the communication target is a data device (G9103A, G9004A), it exchanges information such as device status.

By writing a cyclic communication start command, the center device communicates only with devices whose "device information" bit is set to 1.

This communication continues until a cyclic communication stop command is written.

#### 3) Data communication

In data communication, the center device communicates with other data devices, such as the PCL device (G9103A).

Normally, the center device executes cyclic communications continuously. A data communication command from a CPU allows you to perform data communications by interrupting the cyclic communications.

After writing data to the data transmitting FIFO, write a send data command. The center device will start the data communication on an interrupt when the current cyclic communication is complete.

When the data communication is complete, the CEND bit 0 in the status register changes to "1" and an interrupt signal is output. When data is received from a data device, RDBB status register bit 10 becomes 1, so that the center device can read the data until receiving FIFO is emptied.

If data communication commands are written continuously, further data communication will be postponed until another round of cyclic communications is executed once the current data communication is complete. (This ensures continuity in the cyclic communications.)

After a local device has received data, it will ignore any further data received until it has read out all of the data received, and it will not send any response to the center device while reading the data. The center device will generate no response error in this case and retry the communication.

- An example of how to write the data "01234567h" to the RMV (the feed amount register) in a PCL device (G9103A).

[When using a 16-bit CPU]

- 1) First, write an RMV write command (0090h) to the transmitting FIFO (006h).
- 2) Next, write the lower 16 bits data (4567h) for the RMV register into the transmitting FIFO (006h).

3) Finally, write the upper 16 bits data (0123h) to be sent to the RMV register into the transmitting FIFO (006h).

|          | Details of the data transmitting FIFO |
|----------|---------------------------------------|
| 1st word | 0090h                                 |
| 2nd word | 4567h                                 |
| 3rd word | 0123h                                 |

#### [When using an 8-bit CPU]

- 1) First, write the lower half of the RMV write command (90h) to the transmitting FIFO (006h)
- 2) Then, write the upper half (00h) of the RMV write command to the transmitting FIFO (007h)
- 3) Next, write bits 0 to 7 (67h) for the RMV register into the transmitting FIFO (006h).
- 4) Next, write bits 8 to 15 (45h) for the RMV register into the transmitting FIFO (007h).
- 5) Next, write bits 16 to 23 (23h) for the RMV register into the transmitting FIFO (006h).
- 6) Finally, write bits 24 to 31 (01h) for the RMV register into the transmitting FIFO (007h).

|          | Details of the data transmitting FIFO |
|----------|---------------------------------------|
| 1st byte | 90h                                   |
| 2nd byte | 00h                                   |
| 3rd byte | 67h                                   |
| 4th byte | 45h                                   |
| 5th byte | 23h                                   |
| 6th byte | 01h                                   |



# 5-1-3. Input change interrupt

When the status of an input port changes, the center device can output an interrupt request to a CPU. A bit corresponding to any input port number whose status changed can be set to 1 in the interrupt setting register. And, if the input port data changed while receiving cyclic communication data, the center device will output an interrupt request to a CPU, and it will change the bit in the input change interrupt flag register which corresponds to the input port number to 1.

Then, the CPU checks the "input change interrupt" status (IOPC = 1) when an interrupt occurs, and reads the input change interrupt flag to identify which input port changed. By writing back the flag data just read, the interrupt can be reset.

- In the case of an I/O device (G9002A)

If the input port data changed while receiving I/O data, an input change interrupt will occur.

- In the case of data device (G9103A, G9004A).

If bit 0 on input port 0 changes from 0 to 1, an input change interrupt will occur. For ports other than input port 0, if the input port data changes an input change interrupt will occur the same way as the case of I/O device (G9002A).

The PCL device (G9103A) handles the status register (16 bits) as input ports 0 and 1, and the general-purpose I/O terminal status register as input port 2 data using cyclic communication.

The status register consists of bits to stop operation, to indicate an error has happened, and to indicate an event has occurred.

Using the input change interrupt function, the center device can output an interrupt request by changing the status of the PCL device (G9103A).

#### 5-1-4. Break function (when RENV0(8) = 0)

Local devices have BRK terminals. By applying a HIGH to the terminal for a certain length of time (to create a break signal), the local device will enter the break-waiting status.

Also, the center device periodically sends a "break frame sending request" to the local devices (every 16384 cycles in cyclic communication, or approximately every 250 msec. at 20 Mbps).

The local devices in break-waiting status send break frames when they receive a "break frame send request." (More than one device may send a break at once.)

The center device recognizes the break frame and outputs an interrupt request to a CPU. It also sets the "BRK" bit (bit 1) in the status register to "1."

This function is used to increase devices and restore the devices that were excluded from the system due to an error and so on.

The CPU detects an interrupt caused by a break and can then issue a system communication command. This allows it to refresh all the devices in polling operation, or to refresh the "device information" for devices that are currently stopped.

#### 5-1-5. Control of communication errors

1) Cyclic communication errors

When a cyclic communication error occurs, the center device does not retry the communication. However, if it fails to communicate three times in a row (three consecutive cycles), a cyclic communication error occurs, and the center device sets the cyclic communication error flag bit that corresponds to the I/O device number to 1. Also, when bit 3 in the RENV0 register is 0, the center device outputs an interrupt request to the CPU. The CPU checks the "existence of a cyclic communication error interrupt" (EIOE = 1) in the status register when an interrupt occurs and then reads the cyclic communication error flags to see which I/O device (G9002A) has an error.

By writing back the flag data just read, the interrupt is reset.

If needed, the device with an error can be excluded from further cyclic communication by software processing in the CPU.



#### 2) Data communication errors

When data communications from the center device fail, it automatically retries the communication three times. If it fails all three times, a data communication error occurs and the center device sets the status register data communication error bit (EDTE) to 1. It stores the device number which has the error (EDN0 to 5) in the interrupt status register. And, when bit 4 in the RENV0 register is 0, it outputs an interrupt request to the CPU.

The CPU checks the data communication error interrupt status when an interrupt occurs and then reads the interrupt status bits (EDN0 to 5) to determine which device has an error and whether the local device received data or not (LNRV).

Shown below is a detailed description of the LNRV bit and examples of how to handle it.

| LNRV status | Conditions which cause this                    | How to handle it                           |
|-------------|------------------------------------------------|--------------------------------------------|
|             | After three retries, if there is no response   | If the target local device has a cyclic    |
|             | from a local device, the LNRV bit is set to 1. | communication error, check the wiring      |
| 1           | This means that the local device could not     | and the local device status.               |
|             | receive the data.                              | If there is no cyclic communication error, |
|             |                                                | retry the communication.                   |
|             | There was at least one response from the       | You have to check whether the local        |
|             | three retries. However, the center device      | device received the data.                  |
|             | could not receive a normal response due to     | For example, if the local device is a PCL  |
| 0           | a CRC error or other problems.                 | device (G9103A), you can check by          |
|             | In this case, the LNRV bit will be 0 and it is | reading the sent data.                     |
|             | unknown whether the local device received      | If the device could not receive the data   |
|             | the data or not                                | normally, try sending it again.            |

When bit 9 in the RENV0 register is 0, the interrupt signal can be reset by reading the status register. (However, the interrupt status register itself is not cleared by reading.)

#### 3) Other error processing

(1) When a local device detects an error in the receiving frame (such as a CRC error), it does not respond.

- (2) When any of the following errors occurs in a local device, the local device sends notice of the error to the center device in a response frame.
  - In cyclic communication, a local device (G9002A) receives a frame that is different from the I/O setting (PMD terminal setting in case of an I/O device (G9002A)).
  - An I/O device receives a data communication frame.
  - A data device (G9103A, G9004A) receives a frame larger than the receiving buffer capacity.
- (3) If the communication line does not change after 20 sec or longer (when communicating at 20 Mbps) after the center device has finished sending data, it concludes that the local device could not receive the data. In data communications and system communications, the center device attempts sending the data three times. During this time, it also attempts to reestablish communications by inserting one cycle of cyclic communications. If the result is still not good after the three attempts, an error occurs and the status changes. Also, if the interrupt is not masked by the RENV0 register, the center device outputs an interrupt request to the CPU. If the communication line does not change during the three attempts, the center device concludes that the local device has not received the data and it will set LNRV (bit 7) in the interrupt status register to 1.
- (4) When a frame received by the center device is faulty (such as a CRC error), the center device sends a resend request to the local device (a request to send the same data again). It automatically sends the resend request up to three times.

During this time, the center device also inserts one cycle of cyclic communications for a retry. If the result is still no good after three resend requests, the center device outputs an interrupt request to the CPU. When sending this resend request, since the local device already has the data, LNRV (bit 7) in the interrupt status register will be set to 0.



# 5-2. Operating procedure

#### <u>5-2-1. Reset</u>

After turning ON the power, make sure to reset at least once before starting any operation.

- 1) To perform a reset, place a LOW on the RST terminal for at least 10 reference clock cycles.
- 2) Wait until the status bit 13 (RBSY) becomes 0.

#### 5-2-2. Cyclic communication procedures

- 1) Write a command 1000h (start system communications to all the devices), and allow the "device information" area to be set automatically. If the "device information" is already known, you may write data/information to the devices from the CPU.
- 2) Place an initial value in the "port data" area. (Steps 1) and 2) can be performed in either order.)
- 3) Write a command 3000h to start cyclic communications.

After that, write output information to the "port data" area when needed, and read input information from the "port data" area.

#### 5-2-3. Data communication procedure

- 1) Write data to be sent (multiple words) to the "data transmitting FIFO."
- 2) Write a send data command (4000h to 403Fh) to send the data.
- 3) Wait until the status bit 0 (CEND) becomes 1.
- 4) If data has been received, the status bit 10 (RDBB) will become 1.
- Until the status bit 10 (RDBB) returns to 0, the center device will read the response data from the "data receiving FIFO."

Note 1: While cyclic communication is stopped, data communication is disabled.

Note 2: Writing a send data command clears the "data receiving FIFO".

#### 5-2-4. Exclude a device with an error

- 1) The center device reads the interrupt status bits EDN0 to 5 to identify the deice which has an error.
- 2) Set the "device-in-use" bit in the "device information" area, which corresponds to the device with an error, to 0.

# 5-2-5. Restoring excluded devices to cyclic communications

Set the corresponding "device-in-use" bit in the "device information" area to 1.

- Or, when RENV0(8) = 0, the following methods are available.
- 1) Send a rising edge ON signal to the excluded local device's BRK terminal.
- 2) When the center device receives the break frame, it will output an interrupt request to the CPU.
- 3) Write a command 1100h to check all of the excluded devices, and refresh the "device information" area.

# 5-3. Status after reset

| Command                                       |
|-----------------------------------------------|
| Status ······ 0000h                           |
| Interrupt status 0000h                        |
| I/O buffer 0000h                              |
| Data transmitting FIFO Undetermined.          |
| Data receiving FIFO Undetermined.             |
| Device information All 00h                    |
| Cyclic communication error flag All 00h       |
| Input change interrupt setting All 00h        |
| Input change interrupt flag All 00h           |
| Port data All 00h                             |
| Registers 0000h (RVER), 0001(all except RVER) |

# 6. How to calculate the communication cycle time

The calculations of the communication cycle time can be classified as follows:

K: Communication speed coefficient

| Communication speed (Mbps) | K |
|----------------------------|---|
| 20                         | 1 |
| 10                         | 2 |
| 5                          | 4 |
| 2.5                        | 8 |

N: Number of local devices connected

B: Number of bytes of data to send (when sending 2 bytes of data: B = 2)

#### 6-1. Time required for one cycle

| Basic item                                        | Required time ( $\Box$ s) |
|---------------------------------------------------|---------------------------|
| Communication time required per local device (CT) | 7.7 x K                   |

Cycle time =  $(CT + 7.4) \times N(\square_S)$ 

Ex.: Calculating the cycle time with a communication speed of 20 Mbps and 30 local devices. (7.7 x 1 + 7.4) x 30 = 453  $\square$ s

#### 6-2. Time required for one complete data communication

There are two types of data communications as follows:

1) When there is data in the response from a local device (the data length is variable).

2) When there is no data in the response from a local device.

| Basic item                      | Required time ( $\Box_s$ ) |
|---------------------------------|----------------------------|
| Data sending time (ST)          | (B x 0.6 + 3.25) x K       |
| Response time with data (JT)    | (B x 0.6 + 5.65) x K       |
| Response time without data (JT) | 5.05 x K                   |

One complete data communication cycle = ST + JT + 7.4 ( $\Box_S$ )

# 6-3. Total time of cyclic communication (including data communication)

The total time can be obtained by adding the data communication times to the ordinary communication cycle time.

Ex.1: Communication speed = 20 Mbps, 34 local devices are connected, and on 4 occasions the data communication consisted of 2 bytes for sending and 6 bytes for receiving.

Cycle time = Cyclic time + (Data communication time) x Number of times of data communication

 $= (7.7 \times 1 + 7.4) \times 34 + \{(2 \times 0.6 + 3.25) \times 1 + (6 \times 0.6 + 5.65) \times 1 + 7.4\} \times 4$ = 513 4 + 21.1 x 4

$$= 513.4 + 21.1$$
  
= 597.8  $\square$ s

Note: The formula above contains some margin for error. In actual operation, a shorter total time can be obtained.

However, if a communication error occurs, the total time will be longer than the calculated time.



# 7. Electrical Characteristics

# 7-1. Absolute maximum ratings

| Item                      | Symbol           | Rating                                       | Unit |
|---------------------------|------------------|----------------------------------------------|------|
| Power supply voltage      | V <sub>DD</sub>  | V <sub>SS</sub> -0.3 to +4.0                 | V    |
| Input voltage             | V <sub>IN</sub>  | $V_{\text{SS}}$ -0.3 to $V_{\text{DD}}$ +0.5 | V    |
| Input voltage (5V-I/F)    | V <sub>IN</sub>  | V <sub>SS</sub> -0.3 to +7.0                 | V    |
| Output current / Terminal | I <sub>OUT</sub> | ±30                                          | mA   |
| Storage temperature       | T <sub>STO</sub> | -65 to +150                                  | °C   |

# 7-2. Recommended operating conditions

| Item                   | Symbol          | Rating                        | Unit |
|------------------------|-----------------|-------------------------------|------|
| Power supply voltage   | $V_{DD}$        | +3.0 to +3.6                  | V    |
| Input voltage          | V <sub>IN</sub> | -0.3 to V <sub>SS</sub> + 0.3 | V    |
| Input voltage (5V-I/F) | V <sub>IN</sub> | V <sub>SS</sub> to +5.8       | V    |
| Storage temperature    | Τa              | -40 to +85                    | °C   |

# 7-3. DC characteristics

| Item                        | Symbol          | Condition                 | Min.    | Max.                 | Unit  |
|-----------------------------|-----------------|---------------------------|---------|----------------------|-------|
| Current consumption         | l <sub>dd</sub> | CLK = 80 MHz              |         | 45                   | mA    |
| Output leakage current      | I <sub>OZ</sub> |                           | -1      | 1                    | μA    |
| Input capacitance           |                 |                           |         | 10                   | pF    |
| LOW input current           | I <sub>IL</sub> | Terminal with pull-up     | -1      |                      | μΑ    |
| HIGH input current          | I <sub>HL</sub> |                           | -165    | 1                    | μA    |
| LOW input current           | V <sub>IL</sub> | VDD = MAX                 |         | 0.6                  | V     |
| HIGH input current          | V <sub>IH</sub> | VDD = MIN                 | 2.4     | $V_{DD}$             | V     |
| LOW output voltage          | V <sub>OL</sub> | $I_{OL} = 6 \text{ mA}$   |         | V <sub>SS</sub> +0.4 | V     |
| HIGH output voltage         | V <sub>OH</sub> | I <sub>ОН</sub> = -6 mA   | Vdd-0.4 |                      | V     |
| LOW output current          | I <sub>OL</sub> | $V_{OL} = V_{SS}$ +0.4 V  |         | 6                    | mA    |
| HIGH output current         | I <sub>OH</sub> | $V_{OH} = V_{DD} - 0.4 V$ | -6      |                      | mA    |
| Internal pull up resistance | R <sub>UP</sub> |                           | 20      | 120                  | K-ohm |

# 7-4. AC characteristics

#### 7-4-1. Reference clock



#### 1) When setting CKSL = L

| Item          | Symbol | Min. | Standard | Max. | Unit |
|---------------|--------|------|----------|------|------|
| Frequency     | fclк   | -    | 40       | 40   | MHz  |
| Cycle         | Тсік   | -    | 25       | 25   | ns   |
| HIGH duration | Тсікн  | 10   | 12.5     | 15   | ns   |
| LOW duration  | Tclkl  | 10   | 12.5     | 15   | ns   |

Note: In order to secure good communication quality, use a clock offering the nearest figures to the standards above.

For details, see the "CLK" section of the "terminal function" in this manual.

#### 2) When setting CKSL = H

| Item          | Symbol | Min. | Standard | Max. | Unit |
|---------------|--------|------|----------|------|------|
| Frequency     | fськ   | -    | -        | 80   | MHz  |
| Cycle         | Тсік   | -    | -        | 12.5 | ns   |
| HIGH duration | Тсікн  | -    | -        | -    | ns   |
| LOW duration  | Тсікі  | -    | -        | -    | ns   |

#### 7-4-2. Reset timing



| Item         | Symbol | Min. | Standard | Max. | Unit         |
|--------------|--------|------|----------|------|--------------|
| Reset length | Twrsti | 10   | -        | -    | Clock cycles |
| Delay time   |        | -    | 10       | -    | Clock cycles |

Note 1: The reset signal must last at least 10 cycles of the reference clock.

While resetting, make sure that the clock signal is continuously available to the device.

If the clock is stopped while resetting, the device cannot be reset normally.

Note 2: After the internal RST goes LOW, the center device automatically resets the internal memory area to all zeros (address: 078h to 1ffh). After the reset is complete, the center device is once again ready.

During the reset, the status RBSY (bit 13) remains 1. Therefore, make sure that this bit has returned to 0 before accessing the center device at the end of a reset.

The following are the minimum times needed to reset the internal memory area.

CKSL = L --- 270 T<sub>CLK</sub> (6.75 µsec at 40 MHz)

CKSL = H --- 540  $T_{CLK}$  (6.75 µsec at 80 MHz)



| Item                                                                                             | Symbol            | Condition                       | Min. | Max.                  | Unit |
|--------------------------------------------------------------------------------------------------|-------------------|---------------------------------|------|-----------------------|------|
| Address setup time for $\overline{RD}$ , $\overline{WR} \downarrow$                              | T <sub>ARW</sub>  |                                 | 18   |                       | ns   |
| Address hold time for $\overline{RD}$ , $\overline{WR}$ $\uparrow$                               | T <sub>RWA</sub>  |                                 | 0    |                       | ns   |
| $\overline{\text{CS}}$ setup time for $\overline{\text{RD}}$ , $\overline{\text{WR}} \downarrow$ | T <sub>CSRW</sub> |                                 | 8    |                       | ns   |
| CS hold time for RD, WR ↑                                                                        | T <sub>RWCS</sub> |                                 | 0    |                       | ns   |
| $\overline{WRQ}$ =ON delay time for $\overline{CS} \downarrow$                                   | T <sub>CSWT</sub> | $C_L = 40 pF$                   |      | 11                    | ns   |
| $\overline{WRQ}$ =ON delay time for $\overline{RD} \downarrow$                                   | T <sub>RDWT</sub> | $C_L = 40 pF$ Note 1            |      | 17                    | ns   |
| WRQ signal LOW time                                                                              | T <sub>WAIT</sub> | Note 2                          |      | 12Т <sub>СLК</sub>    | ns   |
| Data output dolay time for $\overline{PD}$                                                       | T <sub>RDLD</sub> | C <sub>L</sub> = 40pF Note 3, 4 |      | 2T <sub>CLK</sub> +24 | ns   |
|                                                                                                  |                   | $C_L = 40 pF Note 5$            |      | 28                    | ns   |
| Data output dolay time for $\overline{WPO}$ $\uparrow$                                           | T <sub>WTHD</sub> | $C_L = 40 pF Note 4$            |      | 0                     | ns   |
|                                                                                                  |                   | $C_L = 40 pF$ Note 5            |      | 10                    | ns   |
| Data float delay time for $\overline{RD}$ $\uparrow$                                             | T <sub>RDHD</sub> | $C_L = 40 pF$                   |      | 28                    | ns   |
| WR signal width                                                                                  | T <sub>WR</sub>   | Note 6                          | 14   |                       | ns   |
| Data setup time for $\overline{WR}$ $\uparrow$                                                   | T <sub>DWR</sub>  |                                 | 22   |                       | ns   |
| Data hold time for $\overline{WR}$ $\uparrow$                                                    | T <sub>WRD</sub>  |                                 | 0    |                       | ns   |

Note 1: Only when reading memory area (address 078h to 1FFh),  $\overline{WRQ}$  = LOW will be output by  $\overline{RD}$  = LOW. Note 2: When CKSL = LOW or CKSL = HIGH, the  $\overline{WRQ}$  signal LOW level will be held for 24 x T<sub>CLK</sub>.

Note 3: When CKSL = LOW or CKSL = HIGH, the data output delay time will be  $4T_{CLK} + 24$ .

Note 4: When reading memory address (addresses 078h to 1FFh).

Note 5: When reading non memory addresses (addresses 078h to 1FFh).

Note 6: The time that the  $\overline{WRQ}$  signal is output will be the interval after  $\overline{WRQ}$  goes HIGH until  $\overline{WR}$  goes HIGH.

#### 7-4-4. I/F mode 3 (IF1=H, IF0=L) (16-bit 8086 etc.)



| Item                                                                                             | Symbol            | Condition                       | Min. | Max.                  | Unit |
|--------------------------------------------------------------------------------------------------|-------------------|---------------------------------|------|-----------------------|------|
| Address setup time for $\overline{\text{RD}}$ , $\overline{\text{WR}} \downarrow$                | T <sub>ARW</sub>  |                                 | 18   |                       | ns   |
| Address hold time for $\overline{RD}$ , $\overline{WR}$ $\uparrow$                               | T <sub>RWA</sub>  |                                 | 0    |                       | ns   |
| $\overline{\text{CS}}$ setup time for $\overline{\text{RD}}$ , $\overline{\text{WR}} \downarrow$ | T <sub>CSRW</sub> |                                 | 8    |                       | ns   |
| CS hold time for RD, WR ↑                                                                        | T <sub>RWCS</sub> |                                 | 0    |                       | ns   |
| $\overline{WRQ}$ =ON delay time for $\overline{CS}\downarrow$                                    | T <sub>CSWT</sub> | $C_L = 40 pF$                   |      | 11                    | ns   |
| $\overline{WRQ}$ =ON delay time for $\overline{RD}\downarrow$                                    | T <sub>RDWT</sub> | C <sub>L</sub> = 40pF Note 1    |      | 17                    | ns   |
| WRQ signal LOW time                                                                              | T <sub>WAIT</sub> | Note 2                          |      | 12T <sub>CLK</sub>    | ns   |
| Data output dolow time for $\overline{PD}$                                                       | T <sub>RDLD</sub> | C <sub>L</sub> = 40pF Note 3, 4 |      | 2T <sub>CLK</sub> +24 | ns   |
|                                                                                                  |                   | $C_L = 40 pF$ Note 5            |      | 28                    | ns   |
| Data output dolow time for $WPO^{\uparrow}$                                                      | T <sub>WTHD</sub> | $C_L = 40 pF Note 4$            |      | 0                     | ns   |
|                                                                                                  |                   | $C_L = 40 pF$ Note 5            |      | 10                    | ns   |
| Data float delay time for $\overline{RD}$ $\uparrow$                                             | T <sub>RDHD</sub> | $C_L = 40 pF$                   |      | 28                    | ns   |
| WR signal width                                                                                  | T <sub>WR</sub>   | Note 6                          | 14   |                       | ns   |
| Data setup time for $\overline{WR}$ 1                                                            | T <sub>DWR</sub>  |                                 | 22   |                       | ns   |
| Data hold time for $\overline{WR}$ $\uparrow$                                                    | T <sub>WRD</sub>  |                                 | 0    |                       | ns   |

Note 1: Only when reading memory area (address 078h to 1FFh),  $\overline{WRQ}$  = LOW will be output by  $\overline{RD}$  = LOW. Note 2: When CKSL = LOW or CKSL = HIGH, the  $\overline{WRQ}$  signal LOW level will be held for 24 x T<sub>CLK</sub>.

Note 3: When CKSL = LOW or CKSL = HIGH, the data output delay time will be  $4T_{CLK} + 24$ .

Note 4: When reading memory address (addresses 078h to 1FFh).

Note 5: When reading non memory addresses (addresses 078h to 1FFh).

Note 6: The time that the  $\overline{WRQ}$  signal is output will be the interval after  $\overline{WRQ}$  goes HIGH until  $\overline{WR}$  goes HIGH.

# 7-4-5. I/F mode 2 (IF1=L, IF0=H) (16-bit H8 etc.)



| Item                                                                              | Symbol            | Condition                    | Min. | Max.                  | Unit |
|-----------------------------------------------------------------------------------|-------------------|------------------------------|------|-----------------------|------|
| Address setup time for $\overline{\text{RD}}$ , $\overline{\text{WR}} \downarrow$ | T <sub>ARW</sub>  |                              | 18   |                       | ns   |
| Address hold time for $\overline{RD}$ , $\overline{WR}$ $\uparrow$                | T <sub>RWA</sub>  |                              | 0    |                       | ns   |
| $\overline{CS}$ setup time for $\overline{RD}$ , $\overline{WR} \downarrow$       | T <sub>CSRW</sub> |                              | 8    |                       | ns   |
| CS hold time for RD, WR ↑                                                         | T <sub>RWCS</sub> |                              | 0    |                       | ns   |
| $\overline{WRQ}$ =ON delay time for $\overline{CS} \downarrow$                    | T <sub>CSWT</sub> | $C_L = 40 pF$                |      | 11                    | ns   |
| $\overline{WRQ}$ =ON delay time for $\overline{RD}\downarrow$                     | T <sub>RDWT</sub> | C <sub>L</sub> = 40pF Note 1 |      | 17                    | ns   |
| WRQ signal LOW time                                                               | T <sub>WAIT</sub> | Note 2                       |      | 12T <sub>CLK</sub>    | ns   |
| Data output dolay time for $\overline{PD}$                                        | T <sub>RDLD</sub> | $C_{L} = 40 pF Note 3, 4$    |      | 2T <sub>CLK</sub> +24 | ns   |
|                                                                                   |                   | $C_L = 40 pF$ Note 5         |      | 28                    | ns   |
| Data output dolow time for $WPO^{\uparrow}$                                       | T <sub>WTHD</sub> | $C_L = 40 pF$ Note 4         |      | 0                     | ns   |
|                                                                                   |                   | $C_L = 40 pF$ Note 5         |      | 10                    | ns   |
| Data float delay time for $\overline{RD}$ $\uparrow$                              | T <sub>RDHD</sub> | $C_L = 40 pF$                |      | 28                    | ns   |
| WR signal width                                                                   | T <sub>WR</sub>   | Note 6                       | 14   |                       | ns   |
| Data setup time for $\overline{WR}$ $\uparrow$                                    | T <sub>DWR</sub>  |                              | 22   |                       | ns   |
| Data hold time for $\overline{WR}$ $\uparrow$                                     | T <sub>WRD</sub>  |                              | 0    |                       | ns   |

Note 1: Only when reading memory area (address 000h to 186h),  $\overline{WRQ}$  = LOW will be output by  $\overline{RD}$  = LOW. Note 2: When CKSL = LOW or CKSL = HIGH, the  $\overline{WRQ}$  signal LOW level will be held for 24 x T<sub>CLK</sub>.

Note 3: When CKSL = LOW or CKSL = HIGH, the data output delay time will be  $4T_{CLK} + 24$ .

Note 4: When reading memory address (addresses 000h to 186h).

Note 5: When reading non memory addresses (addresses 000h to 186h).

Note 6: The time that the  $\overline{WRQ}$  signal is output will be the interval after  $\overline{WRQ}$  goes HIGH until  $\overline{WR}$  goes HIGH.



| Item                                                                   | Symbol             | Condition            | Min.              | Max.                   | Unit |
|------------------------------------------------------------------------|--------------------|----------------------|-------------------|------------------------|------|
| Address setup time for $\overline{\text{LS}}\downarrow$                | T <sub>AS</sub>    |                      | 17                |                        | ns   |
| Address hold time for $LS^{\uparrow}$                                  | T <sub>SA</sub>    |                      | 0                 |                        | ns   |
| $\overline{\text{CS}}$ setup time for $\overline{\text{LS}}\downarrow$ | T <sub>CSS</sub>   |                      | 10                |                        | ns   |
| CS hold time for LS ↑                                                  | T <sub>SCS</sub>   |                      | 0                 |                        | ns   |
| $R/\overline{W}$ setup time for $\overline{LS} \downarrow$             | T <sub>RWS</sub>   |                      | 2                 |                        | ns   |
| $R/W$ hold time for LS $\uparrow$                                      | T <sub>SRW</sub>   |                      | 14                |                        | ns   |
| DTACK-ON dolou time for IS                                             | T <sub>SLAKR</sub> | $C_L = 40 pF$ Note 1 | 2T <sub>CLK</sub> | 14Т <sub>СLК</sub> +15 | ns   |
| DTACK=ON delay time for L3 V                                           | T <sub>SLAKW</sub> | $C_L = 40 pF Note 2$ | 2T <sub>CLK</sub> | 10Т <sub>СLК</sub> +15 | ns   |
| $\overline{\text{DTACK}}$ -ON delay time for $\overline{18}^{+}$       | T <sub>SHAKR</sub> | $C_L = 40 pF$        |                   | 7                      | ns   |
| DTACK=ON delay time for L3                                             | T <sub>SHAKW</sub> | $C_L = 40 pF$        |                   | 7                      | ns   |
| Data float delay time for ACK $\downarrow$                             | T <sub>DAKLR</sub> | $C_L = 40 pF$ Note 3 | $2T_{CLK}$        |                        | ns   |
| Data float delay time for $\overline{\text{LS}}$ $\uparrow$            | T <sub>SHD</sub>   | $C_L = 40 pF$        |                   | 14                     | ns   |
| Data setup time for $\overline{LS}$ $\uparrow$                         | T <sub>DSL</sub>   |                      | 22                |                        | ns   |
| Data hold time for ACK $\downarrow$                                    | T <sub>AKDH</sub>  |                      | 0                 |                        | ns   |

- Note 1: When CKSL = LOW or CKSL = HIGH, the  $\overline{\text{DTACK}}$  signal LOW level will be held for MIN = 4 x T<sub>CLK</sub>, MAX =  $28T_{CLK}$  + 15.
- Note 2: When CKSL = LOW or CKSL = HIGH, the  $\overline{\text{DTACK}}$  signal LOW level will be held for MIN = 4 x T<sub>CLK</sub>, MAX = 20T<sub>CLK</sub> + 15.
- Note 3: When CKSL = LOW or CKSL = HIGH, the data float delay time will be  $4T_{CLK}$ .

# 8. External dimensions

Plastic QFP13-64pin Unit: mm



# II. I/O device (G9002A)

**User's Manual** 



# 1. Outline

This LSI is an I/O device for the Motionnet system.

The center device can control input and output signals for four ports (each of which can be specified as an input or output port using terminal settings). (One port = 8 bits)

# 2. Features

- Four I/O terminal ports can be controlled. Each port has 8 bits.
- Input or output operation can be selected for each port. Specify the I/O selection using the LSI terminals.
- The signal logic can be specified for each I/O port. Specify the logic using the LSI terminals.
- A single 3.3 V power source is all that is needed.

Connections can be made to 5 V devices on the main terminals.

# 3. Basic specifications

# 3-1. I/O device specifications

| Item                         | Description                                                        |
|------------------------------|--------------------------------------------------------------------|
| Number of input/output ports | 4 input/output ports (1 port = 8 bits)                             |
|                              | Input or output operation can be selected using the terminals.     |
|                              | The I/O signal logic can be set for each port using the terminals. |
| Transfer system              | Cyclic transfer                                                    |
| Package                      | 80-pin QFP (Mold size: 12 x 12 x 1.4 mm)                           |
| Power source                 | 3.0 V to 3.6V                                                      |
| Storage temperature range    | -40 to +125 <sup>°</sup> C                                         |
| Operation temperature range  | -40 to + 85 °C                                                     |

# 4. Hardware Description

# 4-1. List of terminals (QFP-80)

| No. | Signal | I/O | Logic    | Description                                                           |      |  |
|-----|--------|-----|----------|-----------------------------------------------------------------------|------|--|
|     | name   |     |          |                                                                       |      |  |
| 1   | MRER   | 0   | Negative | Goes LOW for a specified time when an abnormal communication          | 5V   |  |
|     |        | _   |          | is received                                                           |      |  |
| 2   | MSEL   | 0   | Negative | Goes LOW for a specified time when this I/O device is receiving data. | 5V   |  |
| 3   | TOUT   | 0   | Negative | Watchdog timer output                                                 | 5V   |  |
| 4   | TMD    | -   | g        | Enable the watchdog timer                                             | 5V   |  |
| 5   | TUD    |     |          | Specify the operation when the watchdog timer signal is output.       | 5V   |  |
| 6   | SI     |     | Positive | Serial input                                                          | 5V S |  |
| 7   | SOEL   | 0   | Negative | Enables serial output                                                 | 5V   |  |
| 8   | SOEH   | 0   | Positive | Enables serial output                                                 | 5V   |  |
| 9   | SO     | 0   | Positive | Serial output                                                         | 5V   |  |
| 10  | PON    |     | Negative | LOW: Sets P00 to P07 to use negative logic.                           | 5V   |  |
| 13  | P00    | В   | -        | Bit 0 on port 0                                                       | 5V   |  |
| 14  | P01    | В   | -        | Bit 1 on port 0                                                       | 5V   |  |
| 15  | P02    | В   | -        | Bit 2 on port 0                                                       | 5V   |  |
| 16  | P03    | В   | -        | Bit 3 on port 0                                                       | 5V   |  |
| 17  | P04    | В   | -        | Bit 4 on port 0                                                       | 5V   |  |
| 18  | P05    | В   | -        | Bit 5 on port 0                                                       | 5V   |  |
| 19  | P06    | В   | -        | Bit 6 on port 0                                                       | 5V   |  |
| 20  | P07    | В   | _        | Bit 7 on port 0                                                       | 5V   |  |
| 23  | P1N    |     | Negative | LOW: Sets P10 to P17 to use negative logic.                           | 5V   |  |
| 24  | P10    | В   | -        | Bit 0 on port 1                                                       | 5V   |  |
| 25  | P11    | В   | -        | Bit 1 on port 1                                                       | 5V   |  |
| 26  | P12    | В   | -        | Bit 2 on port 1                                                       | 5V   |  |
| 27  | P13    | В   | -        | Bit 3 on port 1                                                       | 5V   |  |
| 28  | P14    | В   | -        | Bit 4 on port 1                                                       |      |  |
| 29  | P15    | В   | -        | Bit 5 on port 1                                                       | 5V   |  |
| 30  | P16    | В   | -        | Bit 6 on port 1                                                       | 5V   |  |
| 31  | P17    | В   | -        | Bit 7 on port 1                                                       | 5V   |  |
| 34  | P20    | В   | -        | Bit 0 on port 2                                                       | 5V   |  |
| 35  | P21    | В   | -        | Bit 1 on port 2                                                       | 5V   |  |
| 36  | P22    | В   | -        | Bit 2 on port 2                                                       | 5V   |  |
| 37  | P23    | В   | -        | Bit 3 on port 2                                                       | 5V   |  |
| 38  | P24    | В   | -        | Bit 4 on port 2                                                       | 5V   |  |
| 39  | P25    | В   | -        | Bit 5 on port 2                                                       | 5V   |  |
| 40  | P26    | В   | -        | Bit 6 on port 2                                                       | 5V   |  |
| 41  | P27    | В   | -        | Bit 7 on port 2                                                       | 5V   |  |
| 44  | P30    | В   | -        | Bit 0 on port 3                                                       | 5V   |  |
| 45  | P31    | В   | -        | Bit 1 on port 3                                                       | 5V   |  |
| 46  | P32    | В   | -        | Bit 2 on port 3                                                       | 5V   |  |
| 47  | P33    | В   | -        | Bit 3 on port 3                                                       | 5V   |  |
| 48  | P34    | В   | -        | Bit 4 on port 3                                                       | 5V   |  |
| 49  | P35    | В   | -        | Bit 5 on port 3                                                       |      |  |
| 50  | P36    | В   | -        | Bit 6 on port 3                                                       | 5V   |  |
| 51  | P37    | В   | -        | Bit 7 on port 3                                                       | 5V   |  |
| 54  | P2N    | Ι   | Negative | LOW: Sets P20 to P27 to use negative logic.                           | 5V   |  |
| 55  | P3N    | Ι   | Negative | LOW: Sets P30 to P37 to use negative logic.                           |      |  |



| No. | Signal | I/O  | Logic    | Description                                             |        |
|-----|--------|------|----------|---------------------------------------------------------|--------|
| 50  | name   |      | Desition |                                                         |        |
| 56  | SOEI   |      | Positive | Enables serial output                                   | D 5V S |
| 57  | BRK    |      | Positive | Requests a break frame to be sent.                      | 5V     |
| 58  | RSI    |      | Negative | Reset                                                   | 50     |
| 59  | DNSM   |      | -        | Mode to set the device number                           | 5V     |
| 60  | DNSO   | 0    | Negative | Serial output of next chip device number                | 5V     |
| 62  | CKSL   |      | -        | Select clock rate (L: 40 MHz, H: 80 MHz)                | 5V     |
| 64  | OPDSL  |      | -        | Selects either "Open-drain" or "High/Low output".       | 5V     |
| 65  | PMD0   | <br> | -        | Selects input/output port mode 0                        | 5V     |
| 66  | PMD1   | -    | -        | Selects input/output port mode 1                        | 5V     |
| 67  | PMD2   |      | -        | Selects input/output port mode 2                        | 5V     |
| 68  | SPD0   |      | -        | Selects communication speed 0                           | 5V     |
| 69  | SPD1   | I    | -        | Selects communication speed 1                           | 5V     |
| 72  | CLK    | I    | -        | Reference clock                                         | 5V S   |
| 75  | DN5    | I    | Negative | Device number bit 5                                     | 5V     |
| 76  | DN4    | I    | Negative | Device number bit 4                                     | 5V     |
| 77  | DN3    | I    | Negative | Device number bit 3                                     | 5V     |
| 78  | DN2    | I    | Negative | Device number bit 2                                     | 5V     |
| 79  | DN1    | I    | Negative | Device number bit 1                                     | 5V     |
| 80  | DN0    | I    | Negative | Device number bit 0 (common with the serial input line) | 5V     |
| 12  |        |      |          |                                                         |        |
| 22  |        |      |          |                                                         |        |
| 32  |        |      |          |                                                         |        |
| 43  | GND    |      |          | Power supply GND                                        |        |
| 52  |        |      |          |                                                         |        |
| 61  |        |      |          |                                                         |        |
| 71  |        |      |          |                                                         |        |
| 74  |        |      |          |                                                         |        |
| 11  |        |      |          |                                                         |        |
| 21  |        |      |          |                                                         |        |
| 33  |        |      |          |                                                         |        |
| 44  |        |      |          | Power supply +3.3V                                      |        |
| 53  |        |      |          |                                                         |        |
| 63  |        |      |          |                                                         |        |
| 70  |        |      |          |                                                         |        |
| 73  | 1      |      |          |                                                         |        |

Note 1: "I" in the I/O column is for input, "O" is output, and "B" is both directions.

- Note 2: The terminals with "5V" in the Option column can be connected to the TTL level IC of 5V. The input terminals can be connected to 5V CMOS, 3.3V CMOS, TTL, LVTTL, and so on. The output terminals can be connected to 3.3V CMOS (cannot be connected to 5V CMOS), TTL, LVTTL, and so on. However, the connection of over 3.3V to output cannot be available. [For example, output with 5V pull-up resistors cannot be connected to 5V CMOS.]
- Note 3: The terminals with "D" in the Option column contains pull-down terminals.
- Note 4: The terminals with "S" in the Option column is Schmitt triggers.

# 4-2. Terminal assignment drawings



Note: Locate each pin number from the markings on the chip. As shown in the figure above, pin number 1 is at the lower left of the NPM logo mark.

Note: "OPDSL" of pin No.64 is the specific terminal that only G9002A has. Pin No.64 of G9002 is "GND".

# 4-3. Complete block diagram



# 4-4. Functions of terminals

#### <u>4-4-1. CLK</u>

This is an input terminal of the reference clock. By setting of the CKSL terminal, either of the following clock rate signals can be connected.

CKSL = L: 40 MHz CKSL = H: 80 MHz

By selecting either of these clock rates, the serial communication transfer rate does not change. This clock rate selection affects communication precision.

For a small-scale serial communication and transfer rate below 10 Mbps, use of the center device with 40 MHz does not give any restriction.

With 20 Mbps transfer speed; however, a longer communication line or a large number of connected local devices may deteriorate communication precision due to collapse of signals on the circuit. This deterioration of communication quality can be corrected inside the LSI, if the deterioration level is not much. In order to improve correction precision, evenness of the clock duty is required. In other words, if the duty is ideal (50:50), the capacity to correct collapse of the signals in the communication lines can be improved. On the contrary, if the duty is not ideal, the center device cannot cope with collapses of the communication line.

As a result, if the duty is close to ideal, the center device can be used with 40 MHz. When connecting more than one oscillators, the duty will not be ideal. In this case, select 80 MHz. The center device divides the frequency inside and creates 40 MHz frequency.

If you do not want to 80 MHz frequency, you may prepare a separate 40 MHz oscillator for this LSI.

#### 4-4-2. RST

This is an input terminal for a reset signal.

By input L level signal, the center device is reset. As the center device synchronizes with a clock, arrange a circuit so that it does not disconnect the clock while resetting. Reset signal length longer than 10 clock cycles is required.

#### 4-4-3. CKSL

Use to select clock rate.

L: Connect 40 MHz clock frequency to the CLK terminal.

H: Connect 80 MHz clock frequency to the CLK terminal.

Select this when the duty of the 40 MHz clock collapses too much.

#### 4-4-4. DN0 to DN5

Input terminals for setting device address.

Since these terminals use negative logic, setting all the terminals to zero calls up device address "3Fh." There are two methods for entering a device address. Select the input method using the DNSM terminal.

#### <u>4-4-5. DNSM</u>

Select the input method for loading the device address.

1) When the DNSM = H

Specify an address from 00h to 3Fh using the  $\overline{\text{DN0}}$  to  $\overline{\text{DN5}}$  terminals.

2) When the DNSM = L

Input a DNSO signal that is output by some other chip on the DNO terminal on this device. When using this input method, this chip has an address equal to the other chip's address plus one.

When using this method, connect terminals  $\overline{\text{DN1}}$  to  $\overline{\text{DN5}}$  to GND.

When two sequential sets of serial data match, the data is taken to be a device address.

# 4-4-6. DNSO

The numeric equivalent of the address on  $\overline{DN0}$  to  $\overline{DN5}$  + 1 will be output after being converted into a serial bit stream.

Connect this output to another local device's DN0 terminal (make all the other DNSM terminals of that local device LOW), so that other devices can get the address and pass it along to the next data-sending device.

Please note that the next address after "3Fh" ( $\overline{DN0}$  to  $\overline{DN5}$  = "000000") is "00h."

In the case that a continuous address by DNSO signal is set, it is necessary at least approximately 50 µs until the next step address is confirmed.

#### <u>4-4-7. SPD0, SPD1</u>

Set the communications speed

All of the devices on the same communication line must be set to the same speed.

| SPD1 | SPD0 | Communication speed |
|------|------|---------------------|
| L    | L    | 2.5 Mbps            |
| L    | Н    | 5 Mbps              |
| Н    | L    | 10 Mbps             |
| Н    | Н    | 20 Mbps             |

#### <u>4-4-8. TUD</u>

A watchdog timer is included on the chip to assist in administration of the communication status (see the "TMD" terminal section).

When the data transmission interval from a center device to this device exceeds the set time, the watchdog timer times out.

This terminal is used to set output conditions when the watchdog timer times out.

When TUD = HIGH --- The LSI keeps its current status.

When the TUD = LOW --- The LSI is Reset.

#### <u>4-4-9. TMD</u>

Specify the time for the watchdog timer.

The watchdog timer is used to administer the communication status.

When the interval between data packets sent from a center device is longer than the specified interval, the watchdog timer times out (the timer restarts its count at the end of each data packet received from a center device). The time out may occur because of a problem on the communication circuit, such as disconnection, or simply because the center device has stopped communicating.

The time used by the watchdog timer varies with communication speed selected.

| TMD terminal | Watchdog timer setting |         |        |          |  |
|--------------|------------------------|---------|--------|----------|--|
|              | 20 Mbps                | 10 Mbps | 5 Mbps | 2.5 Mbps |  |
| L            | 5 ms                   | 10 ms   | 20 ms  | 40 ms    |  |
| Н            | 20 ms                  | 40 ms   | 80 ms  | 160 ms   |  |

#### 4-10. TOUT

Once the watchdog timer has timed out, this terminal goes LOW.

#### <u>4-4-11. SO</u>

Serial output signal for communication. (Positive logic, tri-state output)

#### 4-4-12. SOEH, SOEL

Output enable signal for communication. The difference between the SOEH and  $\overline{SOEL}$  is that the logic is inverted. When sending, SOEH = HIGH and  $\overline{SOEL}$  = LOW.

#### <u>4-4-13. SOEI</u>

When using more than one I/O device, connect the SOEH signal of the other I/O device to this terminal. By being wire OR'ed with the output enable signal from this I/O device, the device outputs an enable signal to SOEH or SOEL.

#### <u>4-4-14. SI</u>

Serial input signal for communication. (Positive logic)

#### 4-4-15. MRER

Monitor output used to check communication quality.

When the I/O device receives an error frame such as a CRC error, this terminal goes LOW for exactly 128 CLK cycles (3.2 us).

By timing this interval using a counter, you can check the quality of the communication.

#### 4-4-16. MSEL

Communication status monitor output.

When the I/O device receives a frame intended for this device and everything is normal (when communication MFER is OFF), this terminal goes LOW for exactly 128 CLK cycles (3.2 us). This can be used to check the cyclic communication time.

#### <u>4-4-17. BRK</u>

By providing HIGH pulses that are longer than the specified interval, the I/O device will be made to wait for a break frame.

When the I/O device receives a break frame send request from a center device, it immediately sends a break frame.

A pulse at least 3200 usec long is needed, in order to be seen as the BRK input pulse (positive logic).

#### 4-4-18. PMD0 to PMD2

Terminals used to determine the port direction of the four I/O ports.

These terminals can set the ports as follows:

| PMD2 | PMD1 | PMD0 | P0(7:0) | P1(7:0) | P2(7:0) | P3(7:0) |
|------|------|------|---------|---------|---------|---------|
| L    | L    | L    | Output  | Output  | Output  | Output  |
| L    | L    | Н    | Input   | Output  | Output  | Output  |
| L    | Н    | L    | Input   | Input   | Output  | Output  |
| L    | Н    | Н    | Input   | Input   | Input   | Output  |
| Н    | L    | L    | Input   | Input   | Input   | Input   |

When PMD0 to 2 are set other than as shown above, all the ports will be input ports. However, do not use any settings not shown.

#### <u>4-4-19 . PON, P1N, P2N, P3N</u>

Specify the input/output logic for each port. ( $\overline{PON}$  corresponds to port 0,  $\overline{P1N}$  corresponds to port 1,  $\overline{P2N}$  corresponds to port 2, and  $\overline{P3N}$  corresponds to port 3.) If a port is set HIGH by the corresponding  $\overline{PxN}$  terminal, then when this port is HIGH the center device will see a 1.

If a port is set LOW by the corresponding  $\overline{PxN}$  terminal, then when this port is LOW the center device will see a 1.

# 4-4-20. P00 to 07, P10 to 17, P20 to 27, P30 to 37

Input/output port terminals.

When used in output mode, these terminal outputs are open drains or ordinary output. You can select either by setting of OPDLS terminal. If you select open drains output, they should be pulled up externally (a few k-ohm is all that is needed). The voltage can be pulled up to 5V with resistor

If you select ordinary output, pull-up is not needed. Do not pull up with more than 3.3V voltage. If it is pulled up to 5V, the voltage of the terminal cannot be 5V and sink current will occur.

When use in input mode, connect a 5V signal.

Be careful not to provide too much voltage by reflection or linking.

We recommend the use of diodes at each terminal to prevent the possibility of too much voltage.

Note: These terminals of G9002 (not G9002A) are fixed to open drain output.

#### <u>4-4-21. OPDSL</u>

This terminal can be used to select outputs as open drain output or ordinary high/low output.

This setting specifies all output ports. Input/output ports that are used as input ports are not specified by this setting.

| OPDSL | Mode                  | Function                      |
|-------|-----------------------|-------------------------------|
| Low   | G9002 compatible mode | Open drain (Hiz / Low output) |
| High  | G9002A mode           | Ordinary (High / Low output)  |

Note : G9002 (not G900A) does not have this terminal. The pin of this terminal should be connected to GND. If this terminal is not connected to GND, operation is not warranted.

#### 4-5. Status after reset

P00 to P07: When  $\overline{P0N} = LOW$ , HIGH, when  $\overline{P0N} = HIGH$ , LOW (when output is selected) P10 to P17: When  $\overline{P1N} = LOW$ , HIGH, when  $\overline{P1N} = HIGH$  H, LOW (when output is selected) P20 to P27: When  $\overline{P2N} = LOW$ , HIGH, when  $\overline{P2N} = HIGH$ , LOW (when output is selected) P30 to P37: When  $\overline{P3N} = LOW$ , HIGH, when  $\overline{P3N} = HIGH$ , LOW (when output is selected)

Note: A HIGH output H means that the terminal is externally pulled up to the voltage provided by the power supply.

Output circuits for the I/O port terminals are open drains, in order to handle a 5 V output. Therefore, an external pull up resistor is essential for correct operation. A resister with a few K-ohms is all that is needed to pull up the terminal.



# 5. Electrical Characteristics

#### 5-1. Absolute maximum ratings

|                                       |                  | (Vs          | $_{\rm SS} = 0V$ |
|---------------------------------------|------------------|--------------|------------------|
| Item                                  | Symbol           | Rating       | Unit             |
| Power supply voltage                  | V <sub>DD</sub>  | -0.3 to +4.0 | V                |
| Input voltage                         | V <sub>IN</sub>  | -0.3 to +7.0 | V                |
| Output resisting voltage (open drain) | V <sub>ODP</sub> | -0.3 to +7.0 | V                |
| Input current                         | I <sub>IN</sub>  | ±30          | mA               |
| Storage temperature                   | T <sub>STO</sub> | -65 to +150  | °C               |

#### 5-2. Recommended operating conditions

|                      |                 | (Vs           | $_{\rm SS} = 0 \rm V)$ |
|----------------------|-----------------|---------------|------------------------|
| Item                 | Symbol          | Rating        | Unit                   |
| Power supply voltage | V <sub>DD</sub> | +3.0 to +3.6  | V                      |
| Input voltage        | V <sub>IN</sub> | -0.3 to 5.8   | V                      |
| Storage temperature  | Тa              | -40 to +85 *1 | V                      |

\*1 : It is a recommended storage temperature based on the condition TJ=40 to 125 °C.

# 5-3. DC characteristics

|                                    | _               |                                    |         | (Vs  | <sub>SS</sub> = 0V) |
|------------------------------------|-----------------|------------------------------------|---------|------|---------------------|
| Item                               | Symbol          | Condition                          | Min.    | Max. | Unit                |
| Current consumption                | I <sub>dd</sub> | CLK = 80 MHz                       |         | 33.5 | mA                  |
| Output leakage<br>current          | I <sub>oz</sub> |                                    | -1      | 1    | μA                  |
| Input capacitance                  |                 |                                    |         | 10   | pF                  |
| LOW input current                  | I <sub>IL</sub> |                                    | -1      |      | μA                  |
| HIGH input current                 | L.,             |                                    |         | 1    | ΠA                  |
|                                    | 'HL             | With pull-down resistor            |         | 30   | μΛ                  |
| LOW input current                  | V <sub>IL</sub> | Terminals except CLK, SI and SOEI. |         | 0.8  | V                   |
|                                    |                 | CLK, SI and SOEI terminals         |         | 0.6  | V                   |
| HIGH input current V <sub>IH</sub> |                 | Terminals except CLK, SI and SOEI. | 2.0     |      | V                   |
|                                    |                 | CLK, SI and SOEI terminals         | 2.4     |      | V                   |
| LOW output voltage                 | V <sub>OL</sub> | $I_{OL} = 6 \text{ mA}$            |         | 0.4  | V                   |
| HIGH output voltage                | V <sub>OH</sub> | I <sub>OH</sub> = -6 mA            | Vdd-0.4 |      | V                   |
| LOW output current                 | I <sub>OL</sub> | *1                                 |         | 6    | mA                  |
| HIGH output current                | I <sub>OH</sub> | *1                                 | -6      |      | mA                  |
| Internal pull-down<br>resistor     | R <sub>DW</sub> |                                    | 20      | 120  | k-ohm               |

\* All terminals including bi-directional terminals

# 5-4. AC characteristics

# 5-4-1. Reference clock



#### 1) When setting CKSL = L

| 0             |        |      |      |      |
|---------------|--------|------|------|------|
| Item          | Symbol | Min. | Max. | Unit |
| Frequency     | fськ   | -    | 40   | MHz  |
| Cycle         | Тськ   | 25   | -    | ns   |
| HIGH duration | Тсікн  | 10   | 15   | ns   |
| LOW duration  | Тсікі  | 10   | 15   | ns   |

Note: In order to secure good communication quality, use a clock offering the nearest figures to the standards above.

For details, see the "CLK" section of the "Terminal Function" in this manual.

#### 2) When setting CKSL = H

| Item          | Symbol | Min. | Max. | Unit |
|---------------|--------|------|------|------|
| Frequency     | fськ   | -    | 80   | MHz  |
| Cycle         | TCLK   | 12.5 | -    | ns   |
| HIGH duration | Тсікн  | -    | -    | ns   |
| LOW duration  | Тсікі  | -    | -    | ns   |

# 5-4-2. Reset timing



| Item         | Symbol | Min. | Max. | Unit         |
|--------------|--------|------|------|--------------|
| Reset length | Twrsti | 10   | -    | Clock cycles |
| Delay time   | Tdrst  | -    | 10   | Clock cycles |

Note 1: After the internal RST goes LOW, the I/O device (G9002A) will be ready.

Note 2: The reset signal must last at least 10 cycles of the reference clock.

While resetting, make sure the clock signal continuously available to the device. If the clock is stopped while resetting, the device cannot be reset normally.

#### DA70131-1/3E

#### 5-4-3. Fixed output data timing

| MSEL .   |                       |
|----------|-----------------------|
| Px (7:0) | Refreshed output data |

The I/O device refreshes the received data while the output signal, " MSEL ", is LOW (indicates that the data was successfully received). The refresh timing will be slightly advanced or delayed, depending on the data

receive timing of the center device (G9001A). However, when " MSEL " changes from LOW to HIGH, the I/O device must have already read the received data. Therefore, if you want to use the received data by another

external device, take out the data during MSEL is HIGH so that you can get reliable data.

#### 5-4-4. Input data set timing

| MSEL              |   |
|-------------------|---|
| Internal register | × |
| Px (7:0)          | / |

The I/O device reads the data input on the ports using basically the same timing for the output data. It sends the data it receives to the center device (G9001A) in the response frame.

The I/O device reads the data on its input lines while MSEL is LOW. To send it data from outside, do so

while MSEL is HIGH, so that the I/O device will be looking at stable data when the signal goes LOW again. Also, unless it is receiving cyclic communications from the center device (G9001A) normally, the I/O device (G9002A) will not read data that is sent to its input ports.

# 6. External dimensions

80-pin, LQFP, Unit: mm





# III. Connection Examples and Recommended Environments

**G9000 Series** 



III-1

# 1. Connection examples

# 1-1. An example of a circuit to interface a CPU to a center device

Four modes are available for connecting a CPU to the center device.

Shown below is an example for connecting a CPU to the IF0 and IF1 terminals.

Please note that the CPU shown in the connection example below is only a representative example. If the interface is similar, CPUs other than the one shown below may be connected in this fashion. For details, see the hardware instructions for the CPU you are using.

# <u>1-1-1. I/F mode 4 (IF1 = H, IF0 = H)</u>



Note 1: When you use an interrupt controller, the CPU will output IORQ as an interrupt acknowledge signal that is

used to determine the interrupt vector. At this time, when this LSI's CS terminal goes LOW, the LSI may

output a WRQ signal and still not be able to capture the vector properly. Therefore, arrange the decoding

circuit so that it only functions when the  $\overline{M1}$  signal is HIGH.

- Note 2: Pull up terminals D8 to D15 to VDD externally (5 to 10 k-ohms).
- Note 3: When you need to control by only 8 bytes, without using the complete address map, the address signals can be handled as follows:
  - A3 to A15: Connect these lines to the decoding circuit and use them to create the  $\overline{CS}$  signal.
  - A0 to A2: Connect these lines to A0 to A2 on the center device.
    - Connect A3 to A8 on the center device to GND.

#### <u>1-1-2. I/F mode3 (IF1=H, IF0=L)</u>



Note 1: When you need to control by only 8 bytes, without using the complete address map, the address signals can be handled as follows:

("Address signal" as used in this example refers to signals output from the latching circuit.)

- A3 to A19: Connect these lines to the decoding circuit and use them to create the  $\overline{CS}$  signal.
- A0 to A2: Connect these lines to A0 to A2 on the center device. Connect A3 to A8 on the center device to GND.

# <u>1-1-3. I/F mode 3 (IF1 = L, IF0 = H)</u>



- Note 1: When you need to control by only 8 bytes, without using the complete address map, the address signals can be handled as follows:
- A3 to A15: Connect these lines to the decoding circuit and use them to create the

#### CS signal.

A0 to A2: Connect these lines to A0 to A2 on the center device. A3 to A8 on the center device should be pulled up.

# 1-1-4. I/F mode 1 (IF1 = L, IF0 = L)



- Note 1: When you need to control by only 8 bytes, without using the complete address map, the address signals can be handled as follows:
  - A3 to A23: Connect these lines to the decoding circuit and use them to create the  $\overline{CS}$  signal.
  - A0 to A2: Connect these lines to A0 to A2 on the center device. A3 to A8 on the center device should be pulled up.
## 1-1-5. Connecting to a CPU without a wait function

The center device can be connected to a CPU that does not have a wait function.

Let's look at an example with the CPU interface using I/F mode 4 while it is connected to an Intel 8031 8-bit CPU. Since this CPU does not have a terminal for executing a wait function, care is needed when programming.



## [Points]

1) Set IF1 = H and IF0 = H (I/F mode 4).

 Since the 8031 does not have a wait terminal, the WRQ terminal cannot be used. However, some waiting time is needed to be able to access the center device (since it takes some time to finish processing a command), and a wait function is therefore essential for continuous access operations.

In the example above, the "IFB" output terminal on the center device is connected to a port on the 8031.

The IFB bit is monitored using a routine in the 8031, so that the 8031 does not try to access the center device while it is processing a command.

Note 1: When you need to control by only 8 bytes, without using the complete address map, the address signals can be handled as follows:

A3 to A15: Connect these lines to the decoding circuit and use them to create the  $\overline{CS}$  signal. A0 to A2: Connect these lines to A0 to A2 on the center device.

A3 to A8 on the center device should be connected to GND.

Note 2: Pull up D8 to D15 to VDD externally (5 to 10 K-ohms).

# 1-2. Access timing

#### 1-2-1. Normal access

The center device has 9 address terminals used to access 512 bytes of memory. The access timing for each of these addresses is shown below.

CPUs that have a wait function can be connected to the  $\overline{WRQ}$  terminal on the center device so that they can be used without special concern for signal timing.

However, CPUs without a wait function must monitor the IFB output or use one of the following timing schemes (this is essential).

1-2-1-1. Write to the I/O buffer or the data transfer FIFO

The timing for writing to the I/O buffer (address 4 and 5 when I/F mode 4) or the data transfer FIFO (address 6 and 7 when I/F mode 4) is shown below.

A wait time is necessary to perform continuous writing. The wait must be 4 clock cycles or longer at 40 MHz.



1) Does not use the WRQ output (CPU does not have a wait function)

2) Uses the  $\overline{WRQ}$  output (CPU has a wait function)



1-2-1-2. Writing to a memory address

The timing for writing to the memory area (078h to 1FFh with I/F mode 4) is shown below. A wait time is necessary to perform continuous writing. The wait must be 6 clock cycles or longer at 40 MHz.

1) Does not use the  $\overline{WRQ}$  output (CPU does not have a wait function)



2) Uses the  $\overline{WRQ}$  output (CPU has a wait function)



<sup>1-2-1-3.</sup> Read timing

The data read timing for reading the status (addresses 0 and 1 when the I/F mode = 4), the data receive FIFO, (addresses 6 and 7 when the I/F mode = 4), and the memory area (078h to 1FFh when the I/F mode = 4) is shown below. When reading the I/O buffer (addresses 4 and 5 when the I/F mode = 4), no waiting time is needed. A wait of 4 clock cycles or longer is needed for continuous reading at 40 MHz.

1) Does not use the  $\overline{WRQ}$  output (CPU does not have a wait function)



2) Uses the  $\overline{WRQ}$  output (CPU has a wait function)



Note: The memory area (078h to 1FFh when the I/F mode = 4) is shared with the internal serial reception circuit. In order to prevent a conflict between reading by a CPU and the internal timing, the center device transfers data from the memory area (internal RAM) to an indirect reading buffer, and then reads the data from this buffer.

In order to secure the necessary data transfer time (2 clock cycles at 40 MHz), the center device

outputs  $\overline{WRQ} = L$  in response to  $\overline{RD} = L$ , when reading the memory area. Please note the output delay time for reading data. (For details about the output delay time, see section 7-4, "AC characteristics" in the G9001A manual.)

#### 1-2-2. Access by commands

The center device has 9 address terminals used to access 512 bytes of memory. The access timing for each of these addresses is shown below. However, for certain CPUs, this amount of memory is not directly available. In this case, just use three address terminals to access 8 bytes in the center device. When addressing in this fashion, commands are used to access addresses beyond the basic 8 bytes.

The access timing used to access the memory area in the center device with commands is different from the method used for direct memory address.

However, CPU's with a wait function don't need to be aware of these timing requirements, since they use the WRQ terminal on the center device.

For CPUs that don't have a wait function, monitor the IFB output or use software to observe the timing described below (this is essential).

1-2-2-1. Write operation command

The operation commands shown below (commands that don't need data, such as Start and Stop) use the write timing to write continuously to the command area (address 1 when the I/F mode = 4). They must wait 8 clock cycles or longer to perform continuous writing at 40 MHz.



2) Uses the  $\overline{WRQ}$  output (CPU has a wait function)



## 1-2-2-2. Write data to memory using write commands

The write commands can be used to write data to certain memory areas. Shown below is the write timing when I/F mode 4 is selected.

- Intervals of 4 clock cycles or longer at 40 MHz are needed to write data into the I/O buffer or to write write-commands into the command area.

- The following operations (both read and write) require intervals of at least 8 clock cycles at 40 MHz.
- The data can be written in any order. However, the commands must be written in low-bit, high-bit order.

\* When the  $\overline{WRQ}$  terminal is connected to the wait terminal on a CPU, the timing is controlled automatically by the CPU's wait control function.



1-2-2-3. Read data from memory using read commands

Use read commands to read data from certain memory areas. The read timing when I/F mode 4 is selected is shown below.

- After writing a read command, the center device reads data from the I/O buffer. After a read command is sent, the center device needs an interval of 8 reference CLK cycles (at 40 MHz) before the data can be read by the CPU.
- When reading data from the I/O buffer, there is no restriction on the timing. It can be read in any order.
- Read commands must be written low-bit to high bit order.
- \* When the WRQ terminal is connected to the wait terminal on the CPU, the timing is controlled automatically by the CPU's wait control function.



## 1-3. Line transceiver and pulse transformer for the center device

To make connections for serial communication, use RS-485 line transceivers (driver/receiver) and pulse transformers (1000  $\mu$ H or equivalent).

Connect the line transceivers as shown below:

On a transmission line, connect terminating resistors suitable for the cable impedance (100 ohms or similar).

The position of the terminating resistor can be either before or after the pulse transformer. The same effect will be obtained at either position.



Serial line 1 and serial line 2 are identical, except for their serial signal input terminals on the center device (SIA and SIB).

In order not to load the lines too heavily, two identical line inputs are provided.

If there are only a few local devices and the serial line is relatively short, a single one of the input lines named above will be enough to maintain a reliable signal.

If you will not be using one or the other of the two inputs (SIA or SIB), connect the unused terminal (SIA or SIB) to GND.

Note 1: When connecting the serial lines to line transceivers, make the path as short and straight as possible. Running these lines on a PC board could deteriorate the communication performance.

Note 2: Pull down resistors to GND, should be 5 to 10 k-ohms.

# 1-4. Line transceivers and pulse transformers for local devices

Use RS-485 line transceivers and pulse transformers (1000  $\mu$ H or equivalent) to make serial communication connections.

Connect the line transceivers as shown below.

When 5V line transceiver is used in G9002, a level shifter should be inserted.

Connect terminating resistors (which match the cable impedance) at both ends of the transmission line.

The terminating resistors can be either before or after the pulse transformer. The same effect will be obtained at either position.

(1) Circuit example for a single local device







Note 4: When you use this connection, the number of local devices is limited to 4.

# 1-5. Complete configuration

We recommend a configuration with the center device at one end of the line and the local devices at other end, as shown below.

If you want to place the center device in the middle of the line, use two communication lines so that the center device is effectively at the end of each line.



# 2. Recommended environment

Shown below are the results of our experimental communication results and the environment used for the experiment.

These results can be used to design your own system. However, other system configurations are possible. The example below is only for your reference.

| Conditions        |                               |               |                      |                      |          |                |  |  |  |
|-------------------|-------------------------------|---------------|----------------------|----------------------|----------|----------------|--|--|--|
| Transmission rate | Number of<br>local<br>devices | Cable<br>used | Terminating resistor | Pulse<br>transformer | I/F chip | Max.<br>length |  |  |  |
| 20 Mbps           | 32                            | CAT5          | 100 ohm              | 1000 µH              | RS485    | 100 m          |  |  |  |
| 20 Mbps           | 64                            | CAT5          | 100 ohm              | 1000 µH              | RS485    | 50 m           |  |  |  |
| 10 Mbps           | 64                            | CAT6          | 100 ohm              | 1000 µH              | RS485    | 100 m          |  |  |  |

Note: In the figures above, the maximum length figures are results from ideal conditions in a laboratory. In actual use, the results may not be the same.

## <u>2-1. Cable</u>

Commercially available LAN cables were used.

CAT5: Category 5

CAT6: Category 6

We used these LAN cables because they are high quality, cheap, and easy to obtain. Lower quality cables (such as cheap instrument cables) may significantly reduce the effective total length of the line. LAN cables normally consist of several pair of wires. Make sure to use wires from the same pair for one set of communication lines. Even when using cables with the same category and rating, the performance of each cable manufacturer may be different. Always use the highest quality cables in the same category.

## 2-2. Terminating resistor

Select resistors that match the impedance of the cable used.

Normally, a 100 ohm resistor is recommended. Therefore, we used terminating resistors with this value. Adjusting this resistor value may improve the transmission line quality.

## 2-3. Pulse transformer

We recommend using pulse transformers, in order to isolate the GND of each local device.

By isolating the GNDs, the system will have greater resistance to electrical noise. If pulse transformers are not used, the transmission distance may be less.

We used 1000  $\mu H$  transformers in our experiments.

## <u>2-4. I/F chip</u>

We selected I/F chips with specifications better than the RS485 standard.

In the experiment, we used 5V type line transceivers. We recommend you not to use 3.3V type line transceiver because of its poorer performance. We recommend using ones with fail-safe function.

# 2-5. Parts used in our experiments

Show below is a list of the parts used in the interface circuits of our experiments. Use of other parts may change the system's response. This list is only for your reference.

| Parts             | Manufacturer       | Model name      |
|-------------------|--------------------|-----------------|
| CAT5              | Oki Wire Co., Ltd. | F-DTI-C5 (SLA)  |
| CAT6              | Oki Wire Co., Ltd. | DTI-C6X         |
| Pulse transformer | JPC Co., Ltd.      | NPT102F         |
| Line transceiver  | TEXAS INSTRUMENTS  | SN75HVD05, etc. |

## 2-6. Other precautions

- Cables

When you are planning long distance transmission, cable quality will be the single most important factor. Specialized cables designed for use as field buses, such as those by CC-Link and LONWORKS, have guaranteed quality and may be easier to use.

- Pulse transformers

Needless to say, the pulse transformers should handle 20 Mbps (10 MHz) without becoming saturated. The transformer's inductance is also important.

Since up to 64 pulse transformers may be connected, the actual working specifications of these devices must meet the requirement.

We used 1000 µH pulse transformers. However, in order to obtain better response characteristics, you may want to try pulse transformers with a larger reactance.

- Line transceivers

We recommend you using 5V line transceiver because a 5V line transceiver has higher performance than 3.3V one.

- Connectors

If possible, the connectors should match the cable characteristics. Although we did not use them, modular type connecters will be better for LAN cables.

- Cable connections

Do not connect one cable to another cable (using connectors etc.). In a multi-drop system, the number of cables increases as the number of local devices increase. However, connecting a cable just to extend the line should be avoided.

- Processing of excess cable

Excess cable, left over after making all the runs, should be eliminated. Unneeded cable length may restrict the line overall usable length, and may introduce electrical noise.

- Circuit board substrate

Create circuits on a substrate with 4 or more layers, to prevent the introduction of noise.

- Estimating cable length in the system design phase

In the first estimate, use shorter line lengths. In the actual system configuration, lines may be lengthened. Estimates made using the maximum length may lead to impossible communication distances.

- Minimum cable length

Each cable must be at least 60 cm (23-1/2 in) long. Although this may seem contradictory to the excess cable precaution, this minimum length is necessary.

- Using different cables in one system

Do not mix cables from different manufacturers, even when they are in the same category. (Different cable models from the same manufacturer should not be used either.)

Using different cables together may deteriorate the communication quality.

# IV. Software Examples (flow chart)

G9001A



# 1. Assumption

This Chapter outlines software for the center device using flow charts. In the flow charts, required variables are used for convenience.

# 1-1. Environment and precautions used for the descriptions

The descriptions below assume that I/F mode 3 is selected. Therefore, a 16-bit data bus is used. Address map details are found in item "(2) I/F mode 3", of the "Address Map" section in Chapter 1. The addresses described there will be used in the descriptions in this section.

Also, these descriptions are based on the assumption that the wiring connections around the center device have been properly prepared and that the connected local devices are turned on. And, of course, we presume that connections to the serial line and the termination resistances are all correct.

# 1-2. Commands used

We will use the following two commands to access the address map in the center device.

#### 1) Write command to the center device

| Outpw (Address, Data) |                                                             |  |  |  |  |  |
|-----------------------|-------------------------------------------------------------|--|--|--|--|--|
|                       |                                                             |  |  |  |  |  |
| Address               | Value corresponding to the address map in the center device |  |  |  |  |  |
|                       | The lowest hit is fixed to 0                                |  |  |  |  |  |
|                       |                                                             |  |  |  |  |  |
| Data                  | Data to write (16 bits)                                     |  |  |  |  |  |
|                       |                                                             |  |  |  |  |  |
| Return value          | None                                                        |  |  |  |  |  |
|                       |                                                             |  |  |  |  |  |

## 2) Read command from the center device

| Inpw (Address) |                                                             |
|----------------|-------------------------------------------------------------|
| Address        | Value corresponding to the address map in the center device |
|                | The lowest bit is fixed to 0.                               |
| Return value   | Read data (16 bits)                                         |



# 2. Software Examples

## 2-1. Start of the simplest cyclic communication

The simplest example is to issue a system communication command, let the center device automatically collect data from the local devices, and then start cyclic communication.



| Note: | Unless otherwise specified, the flow charts shown in this manual omit |
|-------|-----------------------------------------------------------------------|
|       | the steps needed to process errors.                                   |
|       | Be aware that when actually creating programs, you will have to add   |
|       | steps for processing errors.                                          |
|       | We recommend creating the steps used to check errors after reading    |
|       | the status register.                                                  |

# 2-2. Specifiy the data for the local devices that are connected

This method assumes that the data for the local devices is already known and this data is manually specified in the address map of the center device. Then cyclic communication is started.

By doing this, mis-settings in local devices can be found rather easily (an error occurs when there is a mis-setting). For example, assume that the following three devices are connected. (The device numbers shown below are in decimal notation.)

|   | Local device type | Device No. | Input port  | Output ports |
|---|-------------------|------------|-------------|--------------|
| 1 | I/O device        | 10         | Port 0      | Port 1 to 3  |
| 2 | PCL device        | 11         | Port 0 to 2 | Port 3       |
| 3 | I/O device        | 20         | Port 0 to 2 | Port 3       |

Note: The port attributes of the PCL device (G9103A) are fixed. Input ports 0 and 1 contain status information.

1) When the whole address map can be used (all 512 bytes)



For information about device data values, see section 5-1-2 in Chapter I. With a PCL device (G9103A), this value is always "8Bh."

2) When using only the lower 8 bytes in the address map

The details in the center device that can be seen by an external CPU are from the command area to the data transmission (reception) FIFOs. Use commands to access other areas.



A write command is constructed as follows:

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 0  | 1  | 0  | 1  | 0  | 0  | 0 | 0 | 0 | # | # | # | # | # | Х | & |
|    |    |    |    |    |    |   |   |   | 1 |   |   |   |   | 1 |   |

- Specify the address here

- The lower bit is not used in the address. Leave it at 0.

- Positions marked with "&" are not used. Leave them at 0.

# 2-3. Set up an input-change interrupt

Assume that the center device wants to detect changes on the ports for the following two local devices.

| Device No. | Port numbers to monitor for change |
|------------|------------------------------------|
| 4          | Port 0                             |
| 7          | Port 1, Port 2                     |

1) When the whole address map can be used



Specify the ports to monitor for device numbers 4 and 7. \* Be careful not to corrupt the data for device numbers 5 and 6.

In I/F mode 3, address "00C2h" has the following meaning.

Monitor Port "1" and if there is a change on this port, an input-change interrupt will be issued.

| Device No. = 7 Device No. = 6 |            |    |               |    |    |   |   | Devi | ce N | o. = { | 5             | Devi | ce No | o. = 4 | 4             |
|-------------------------------|------------|----|---------------|----|----|---|---|------|------|--------|---------------|------|-------|--------|---------------|
|                               |            |    | $\overline{}$ |    |    |   |   |      |      |        | $\overline{}$ |      |       |        | $\overline{}$ |
| 15                            | 14         | 13 | 12            | 11 | 10 | 9 | 8 | 7    | 6    | 5      | 4             | 3    | 2     | 1      | 0             |
| 0                             | 1          | 1  | 0             | 0  | 0  | 0 | 0 | 0    | 0    | 0      | 0             | 0    | 0     | 0      | 1             |
| Po                            | f<br>ort 2 | *  | Port          | 1  |    |   |   |      |      |        |               |      |       | Ρ      | f<br>ort 0    |

This address also contains a change interrupt setting for parts of device Nos. 5 and 6. In order to prevent problems with the settings for these parts, it is better to read the address and then use a mask.

\* An example of how to use a mask to prevent corruption of the settings for device numbers 5 and 6



2) When using only the lower 8 bytes in the address map

The center device details that can be seen from an external CPU are from the command area to the data transmission (reception) FIFOs. Use commands to access other areas.



Specify the device data for device numbers 4 and 7. To set the data, write the data to the I/O buffer. Then issue a write command to the target's device number area.

A write command is constructed as follows:



- Specify the address here

- The lower 2 address bits are not used. Leave them at 0.

- Positions marked with "&" are not used. Leave them at 0.

# 2-4. Check and clear any existing input-change interrupts

When the port status set in the previous section changes, an input-change interrupt will occur. This section describes how to check and clear this interrupt.

1) When the whole address map is used



- Note 1: In the address creation step above, the program shifts the LOOP variable one bit left (2x). This is because the address number to read increases by 2 each time the loop is executed.
- Note 2: The number of loop executions will always be less than 16. This is because one read loop can obtain the data for 4 local devices. (64 / 4 = 16)



2) When using only the upper 8 bytes in the address map



The read command is constructed as follows:



- Note 1: In the address creation step above, the program shifts the LOOP variable three bits left. This is done to create the command above.
- Note 2: The number of loop executions will always be less than 16. This is because one read loop can obtain the data for 4 local devices. (64 / 4 = 16)

# 2-5. Check and clear cyclic communication errors

If the same device number reports the same fault 3 times in a row in cyclic communication, an error occurs. This section describes how to check and clear this cyclic communication error.

1) When the whole address map can be used



- Note 1: In the address creation step above, the program shifts the LOOP variable one bit left (2x). This is because the address number to read increases by 2 each time the loop is executed.
- Note 2: The number of loop executions will always be less than 16. This is because one read loop can obtain the data for 4 local devices. (64 / 16 = 4)

2) When using only the upper 8 bytes in the address map



The read command is constructed as follows:

| 15                  | 14                           | 13                        | 12                  | 11             | 10 | 9 | 8                  | 7                                   | 6                | 5                         | 4                         | 3          | 2                          | 1                        | 0              |                                           |
|---------------------|------------------------------|---------------------------|---------------------|----------------|----|---|--------------------|-------------------------------------|------------------|---------------------------|---------------------------|------------|----------------------------|--------------------------|----------------|-------------------------------------------|
| 0                   | 1                            | 1                         | 0                   | 0              | 0  | 0 | 1                  | 0                                   | #                | #                         | Х                         | Х          | Х                          | Х                        | &              | ]                                         |
| Whe<br>clea<br>beco | en writ<br>r the f<br>ome "( | ting d<br>flags,<br>0101. | <br>ata us<br>these | sed to<br>bits |    |   | - \$<br>- 1<br>- 1 | Specif<br>The Ic<br>at 0.<br>The Ic | fy the<br>ower 2 | addro<br>2 bits<br>bit (m | ess in<br>of the<br>narke | these addr | e 6 bi<br>ess b<br>1 an "d | its.<br>byte a<br>&") is | re not<br>empt | t used. Leave then<br>y. (Leave it at 0.) |

- Note 1: In the address creation step above, the program shifts the LOOP variable five bits left. This is done to create the command above.
- Note 2: The number of loop executions will always be less than 16. This is because one read loop can obtain the data for 4 local devices. (64 / 16 = 4)

# 2-6. Communication with port data (port data and data device status)

This section describes data exchange using the I/O port on an I/O device (G9002A), and how to obtain the status of a data device (G9103A, G9004A).

Assume that the local devices to be used are as follows:

Only an example of how to read the status is given for the PCL device (G9103A).

| Device type | Item to configure | Configuration data | Output data |  |  |
|-------------|-------------------|--------------------|-------------|--|--|
| I/O device  | Device address    | 2                  | -           |  |  |
|             | Port 0            | Input              | -           |  |  |
|             | Port 1            | Output             | 12h         |  |  |
|             | Port 2            | Output             | 34h         |  |  |
|             | Port 3            | Output             | 56h         |  |  |
| PCL device  | Device address    | 5                  |             |  |  |

Note: The port area configuration of the PCL device (G9103A) is always as follows (fixed).

| Port No. | Mode   | Description                                           |
|----------|--------|-------------------------------------------------------|
| Port 0   | Input  | Main status (MSTSB0) lower 16 bits                    |
| Port 1   | Input  | Main status (MSTSB1) upper 16 bits                    |
| Port 2   | Input  | Input value from the general-purpose I/O port (IOPIB) |
| Port 3   | Output | Output value to the general-purpose I/O port (IOPIB)  |

1) When the whole address map can be used



2) When using only the lower 8 bytes in the address map



A read command is constructed as follows:



A write command is constructed as follows:



Specify the address here.

# 2-7. Data communication 1: Put the value in the register of the PCL device

The data communication example below shows data being placed in a register that is integrated in the PCL device.

Assume that the local devices to be used are as follows.

Assume that "00123456h" will be placed in the "PRMV" register of the PCL device .



A data communication command is constructed as follows:



Specify the address in these

# 2-8. Data communication 2: Read a register in a PCL device

The example of data communication below shows how to read a register that is integrated in the PCL device. Assume that the local devices to be used are as follows.

Assume you want to read the register value in the PCL device.



# 2-9. Data communication 3: Start the PCL device

The data communication example below shows how to start pulse output by setting the registers in the PCL device.

The local devices are the same as in the previous section.

Assume that the data to place in the PCL device are as follows (only the data needed to trigger the pulse output).

| Register name | Set value | Remarks                 |
|---------------|-----------|-------------------------|
| PRFL          | 00000100h |                         |
| PRFH          | 00000200h |                         |
| PRMG          | 00C7h     | Multiplication rate = 1 |







## 2-10. Data communication 4: Start a PCL6045B using a CPU emulation device

The CPU emulation device (G9004A) can substitute for a CPU, and it can be connected to normal CPU peripheral devices. This section gives an example of how to start the PCL6045B (LSI made by NPM that is used to generate pulse trains for 4 axes) by the CPU emulation device (G9004A).

| Device type | Configuration item | Configuration data |
|-------------|--------------------|--------------------|
| G9004A      | Device address     | 40 (28h)           |

Registers to set in the PCL6045B

| Register name | Set value | Remark                  |
|---------------|-----------|-------------------------|
| PRFL          | 00000100h |                         |
| PRFH          | 00000200h |                         |
| PRMG          | 012Bh     | Multiplication rate = 1 |







For a detailed description of the G9004A CPU emulation device, see the user's manual. In this paragraph, a simple explanation will be provided following the example above. Assume that the G9004A is substituting for a 16-bit CPU.

\* Let the CPU emulation device substitute for a CPU

The description of how to set the external terminals on the CPU emulation device is omitted.

The present subject is how to define the CPU operation to be done.

See the flow chart for writing command data to the FIFO. Make sure the first data written sends "1184h" to the FIFO. This is the operation command for the CPU emulation device. The CPU emulation device interprets the data received as follows.



- Starting address

Address to output on the address bus when the CPU emulation device is substituted for a CPU. When it substitutes for a 16-bit CPU, the lowest bit is ignored (always 0).

- Address modification

When the number of repetitions is set to 1 or more, the CPU emulation device will repeat multiple processes continuously. In this case, specify how to modify the addresses that will be output for each process.

0X: Address is fixed

10: Increment the address (When an 8-bit CPU, +1. When a 16-bit CPU +2.)

11: Decrement the address (When an 8-bit CPU, -1. When a 16-bit CPU -2.)

- Processing details

Specify what the CPU should do.

001: Write

010: Read

The description of other combined processes is omitted.

- Number of repetitions

When 0 is specified, the G9004A will execute the process details one time.

When 1 or more is specified, the G9004A will execute the operation specified in the processing details the number of repetitions +1.

Now, interpret the values placed in the FIFO as follows:

[Interpreted results]

To address 04h,

While incrementing the address number,

Write data,

Two times.

## = Write data two times to address 04h while adding one to the address each time.

Then, what data should be written? This corresponds to two words written to the FIFO sequentially. Since the G9004A will execute the process two times, two words need to be written.

In all, the following operations were commanded by the CPU emulation device.

1st process: Write 0100h to the specified address (004h). 2nd process: Write 0000h to the specified address (006h).

Actually, these operations are equivalent to the procedures used to place data in the I/O buffer of the PCL6045B. After that, instructions are needed about which data should be written to which register. These are equivalent to the following blocks written to the FIFO. Let's look at them.

0100h and 0081h were written to the FIFO.

The first data is sent to the CPU emulation device. The interpreted meanings are as follows. [Interpreted results] Write data (0081h) to specified address (00h) once.

This instruction is used to issue a command to the PCL6045B and has the meaning: write the contents of the I/O buffer into the PRFL register

Now the data are sent to the PRFL.

In the same way, commands can be stacked up in the FIFO, so that the register setting is complete.

The last "0100h" and "0051h" mean: write 0051h to address 00h.

This instruction corresponds to the FH speed start command on the PCL6045B. After receiving this instruction, the PCL6045B starts feeding pulses at FH speed.

Groups of commands can be stacked up for sending in the FIFO. When a certain number of commands is stored in the FIFO, send the command data to the CPU emulation device using data communication.

While interpreting the command data received, the CPU emulation device will repeat its operation as a substitute for a CPU.

When all of the commands have been received, the CPU emulation device turns on a bit in the status data which mean that the local side has completed the reception process. This is passed along to the center device (by cyclic communication).

Notes

Be careful about the size of the command data group sent to the CPU emulation device.

The FIFO in the center device is 256 bytes long. As long as the command group size does not exceed this value, there should not be a problem.

However, if the communication data increases, the ratio of data that need to be caught as communication errors, such as electrical noise, will increase. If the amount of data is small, the data packet size used for sending is also small, and it may be possible to for data packets to pass through between burst of noise. If the packet size is too large, a data collapse may occur due to a noise environment (CRC error), in which case proper communication cannot be established.

If the communication line is too long or the number of local devices connected is too great, it is better to send command data after dividing it into smaller pieces.
### 2-11. An example of measuring when a break occurs

If RENV0(8) = 1, the center device sends a break frame request periodically (every 16,384 cycles of cyclic communication, or every 250ms at 20 Mbps).

At this time, if there is a device that has just been added to the communication line (it places an H on the BRK terminal for a certain interval), the local device will return a break frame.

If the center device receives this break frame, it sets the BRKF bit in the status (STSW) register HIGH and changes the INT signal to LOW. Now, using the interrupt, the CPU can see that a new device has been added.





## V. Troubleshooting

During the initial design stage, your system may not function normally due to simple misunderstandings, or you may need to think about the problem differently.

If your system does not function normally after it is completely designed, check the following:

### 1. Checking the center device

- 1) Is power supplied properly? (3.3 V only)
- 2) Is the external clock signal stopped while a reset signal is input?
- 3) Is the reset signal released?
- 4) Is the clock signal supplied correctly? (40 MHz or 80 MHz)
- 5) Is the CKSL terminal set correctly? (LOW = 40 MHz, HIGH = 80 MHz)
- 6) Does the IF (1:0) terminal setting match the CPU that is connected?
- 7) Is the data transfer speed identical throughout the system?
- 8) Do the access times follow the specified timings?
- 9) Is there open state input terminal?

## 2. Checking the local devices

- 1) Is power supplied properly? (3.3 V only)
- 2) Is the external clock signal stopped while a reset signal is input?
- 3) Is the reset signal released?
- 4) Is the clock signal supplied correctly? (40 MHz or 80 MHz)
- 5) Is the CKSL terminal set correctly? (LOW = 40 MHz, HIGH = 80 MHz)
- 6) Does the data transfer speed match the setting on the center device?
- 7) When the DNSM is HIGH, is the address set properly through the  $\overline{DN}$  (5:0) terminal? (The address must be set using negative logic)
- 8) When the DNSM is LOW, are the signals from other local devices through the DNSO terminal connected to

the DNO terminal?

If this signal is held LOW, normal address setting cannot be performed.

9) Is one of the DNSO signals connected to the DNO terminals of multiple local devices?

Connect the DNSO signals in a daisy chain arrangement.

- 10) Is an SOEL signal output by another local device connected to the SOEI terminal? Only the SOEH signal can be connected to the SOEI terminal.
- 11) When the device being checked is an I/O device, is the PMD (2:0) terminal setting wrong? Is the combination of input and output ports set properly?
- 12) When the device being checked is an I/O device, are the settings on PON, P1N, P2N, and/or P3N correct? Using these terminals, the signal logic can be changed for each port.
- 13) Is there an open state input terminal?
- 14) After releasing a reset, does the TOUT terminal go LOW? If so, a local device is waiting for a signal from the center device. (The devices themselves must be appropriate.)

## 3. Checking the system

1) Is cable polarity correct?

Twisted pair cables must be used. The polarity of these two lines must be correct.

The output from "Y" on the RS485 chip must be connected to input "A" on another RS485 chip, and output "Z" must be connected to input "B".

- 2) Are there termination resistors at both ends of the cable?
- 3) Is a terminal resistor connected in some other position not at the ends?
- 4) Is the inductance of the pulse transformer too low?
- 5) Is the pulse transformer connected properly?
- 6) Are there any faulty contacts on connectors?
- 7) Is the same address used for two local devices?
- 8) Are pulse transformers connected to all branch points?
- 9) If a pulse transformer is not used, is the GND signal connected to all the branch points? (share GND?).
- 10) Is the operating voltage on all the line transceivers at the same level?

## VI. Handling Precautions

## 1. Design precautions

- 1) Never exceed the absolute maximum ratings, even for a very short time.
- 2) Take precautions against the influence of heat in the environment, and keep the temperature around the LSI as cool as possible.
- 3) Please note that ignoring the following may result in latching up and may cause overheating and smoke.
  - Do not apply a voltage greater than +3.3V (greater than 5V for 5V connectable terminals) to the input/output terminals and do not pull them below GND.
  - Please consider the voltage drop timing when turning the power ON/OFF. Consider power voltage drop timing when turning ON/OFF the power.
  - Be careful not to introduce external noise into the LSI.
  - Hold the unused input terminals to +3.3 V or GND level.
  - Do not short-circuit the outputs.
  - Protect the LSI from inductive pulses caused by electrical sources that generate large voltage surges, and take appropriate precautions against static electricity.
- 4) Provide external circuit protection components so that overvoltages caused by noise, voltage surges, or static electricity are not fed to the LSI.

## 2. Precautions for transporting and storing LSIs

- 1) Always handle LSIs carefully and keep them in their packages. Throwing or dropping LSIs may damage them.
- 2) Do not store LSIs in a location exposed to water droplets or direct sunlight.
- 3) Do not store the LSI in a location where corrosive gases are present, or in excessively dusty environments.
- 4) Store the LSIs in an anti-static storage container, and make sure that no physical load is placed on the LSIs.

## 3. Precautions for mounting

### 3-1. Precautions about G9001A and G9002A

- (1) Plastic packages absorb moisture easily. Even if they are stored indoors, they will absorb moisture as time passes. Putting the packages in to a solder reflow furnace while they contain moisture may cause cracks in plastic case or deteriorate the bonding between the plastic case and the frame.
- The storage warranty period is one year as long as the moisture barrier bags are not opened.
- (2) If you are worried about moisture absorption, dry the chip packages thoroughly before reflowing the solder. Dry the packages for 20 to 36 hours at 125+/-5°C. The packages should not be dried more than two times.
- (3) To heat the entire package for soldering, such as infrared or superheated air reflow, make sure to observe the following conditions and do not reflow more than two times.
  - Temperature profile

The temperature profile of an infrared reflow furnace must be within the range shown in the figure below. (The temperatures shown are the temperature at the surface of the plastic package.)

- Maximum temperature

The maximum allowable temperature at the surface of the plastic package is 260°C peak [A profile]. The temperature must not exceed 250°C [A profile] for more than 10 seconds. In order to decrease the heat stress load on the packages, keep the temperature as low as possible and as short as possible, while maintaining the proper conditions for soldering.

Package body temperature °C



[A profile (applied to lead-free soldering)]

(4) Solder dipping causes rapid temperature changes in the packages and may damage the devices. Therefore, do not use this method.



### 3-2. Precautions about G9002

- 1) In order to prevent damage caused by static electricity, pay attention to the following.
  - Make sure to ground all equipment, tools, and jigs that are present at the work site.
  - Ground the work desk surface using a conductive mat or similar apparatus (with an appropriate resistance factor). However, do not allow work on a metal surface, which can cause a rapid change in the electrical charge on the LSI (if the charged LSI touches the surface directly) due to extremely low resistance.
  - When picking up an LSI using a vacuum device, provide anti-static protection using a conductive rubber pick up tip. Anything which contacts the leads should have as high a resistance as possible.
  - When using a pincer that may make contact with the LSI terminals, use an anti-static model. Do not use a metal pincer, if possible.
  - Store unused LSIs in a PC board storage box that is protected against static electricity, and make sure there is adequate clearance between the LSIs. Never directly stack them on each other, as it may cause friction that can develop an electrical charge.
- 2) Operators must wear wrist straps which are grounded through approximately 1M-ohm of resistance.
- 3) Use low voltage soldering devices and make sure the tips are grounded.
- Do not store or use LSIs, or a container filled with LSIs, near high-voltage electrical fields, such those produced by a CRT.
- 5) To preheat LSIs for soldering, we recommend keeping them at a high temperature in a completely dry environment, i.e. 125°C for 24 hours. The LSI must not be exposed to heat more than 2 times.
- 6) When using an infrared reflow system to apply solder, we recommend the use of a far-infrared pre-heater and mid-infrared reflow devices, in order to ease the thermal stress on the LSIs.



Far-infrared heater (pre-heater)

Mid-infrared heater (reflow-heater)

Package and substrate surface temperatures must never exceed 260°C and 230°C for 30 to 50 seconds.



[Recommended temperature profile of a far-infrared heater, hot air reflow]

- (7) When using hot air for solder reflow, the restrictions are the same as for infrared reflow equipment.
- (8) If you will use a soldering iron, the temperature at the leads must not be 260°C or less for more than 10 seconds, and must not be 350°C or less for more than 3 seconds.

### 4. Other precautions

- 1) When the LSI will be used in poor environments (high humidity, corrosive gases, or excessive amounts of dust), we recommend applying a moisture prevention coating.
- 2) The package resin is made of fire-retardant material; however, it can burn. When baked or burned, it may generate gases or fire. Do not use it near ignition sources or flammable objects.
- 3) This LSI is designed for use in commercial apparatus (office machines, communication equipment, measuring equipment, and household appliances). If you use it in any device that may require high quality and reliability, or where faults or malfunctions may directly affect human survival or injure humans, such as in nuclear power control devices, aviation devices or spacecraft, traffic signals, fire control, or various types of safety devices, we will not be liable for any problem that occurs, even if it was directly caused by the LSI. Customers must provide their own safety measures to ensure appropriate performance in all circumstances.

## VII. Differences between G9001 and G9001A

The G9001A is a G9001 with upgrades to its functions. This section describes the new functions added to the G9001A.

### 1. How to distinguish between G9001 and G9001A using a program

Since a version information register is built in, you can check the model number using this register.

- 1- Write 0000h in the input/output buffer.
- 2- Issue a read command (6504h) to the RVER register.
- 3- Read the input/output buffer. The meaning of the value read is as follows. 0000h:G9001
  - 0001h:G9001A

### 2. Newly added functions in the G9001A

#### 2-1. Main status

Bit 15 (BBSY) has been added.

| 15   | 14   | 13   | 12   | 11 | 10   | 9    | 8   | 7 | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|------|------|------|------|----|------|------|-----|---|------|------|------|------|------|------|------|
| BBSY | DBSY | RBSY | SBSY | 0  | RDBB | TDBB | REF | 0 | CAER | ERAE | EDTE | EIOE | IOPC | BRKF | CEND |

| Bit | Symbol | Description                                                                                                                                                                    |
|-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15  | BBSY   | When RENV0(8) = 1, and a break communication command (0610h) is issued, this bit turns 1 until the break communication is complete. This bit stays 0 for all other conditions. |

#### 2-2. Operation commands

The following operation commands have been added.

| Command                  | Description                                                               |  |  |  |  |  |  |  |  |  |  |
|--------------------------|---------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|
| 0001 0000 0\$\$\$ 00\$\$ | ear command for the INT group status.                                     |  |  |  |  |  |  |  |  |  |  |
| (04xxh)                  | its 0, 1, 4, 5, and 6 of the command have the following meaning.          |  |  |  |  |  |  |  |  |  |  |
|                          | 0 CAER ERAE EDTE 0 0 BRKF CEND                                            |  |  |  |  |  |  |  |  |  |  |
|                          | By changing each of these bits, the corresponding status will be cleared. |  |  |  |  |  |  |  |  |  |  |
|                          | However, if $RENV0(9) = 0$ , the clear command will be ignored.           |  |  |  |  |  |  |  |  |  |  |
| 0000 0110 0000 0000      | Error count clear command.                                                |  |  |  |  |  |  |  |  |  |  |
| (0600h)                  | Clear the error counter register to zero.                                 |  |  |  |  |  |  |  |  |  |  |
| 0000 0110 0001 0000      | Break communication command.                                              |  |  |  |  |  |  |  |  |  |  |
| (0610h)                  | et RENV0(8) = 1 and disable the auto break function. You can issue a      |  |  |  |  |  |  |  |  |  |  |
|                          | break communication at any time using this command.                       |  |  |  |  |  |  |  |  |  |  |
|                          | When $REIV0(8) = 0$ , this command is ignored.                            |  |  |  |  |  |  |  |  |  |  |

### 2-3. Register access command

Some registers have been added that were not in the G9001. These are not seen in the memory map so they can only be accessed using commands.

| Register name | Write   | Read    | Detail                                                |
|---------------|---------|---------|-------------------------------------------------------|
|               | command | command |                                                       |
| RENV0         | 5500h   | 6500h   | Environment setting register                          |
| RERCNT        | -       | 6501h   | Error counting register                               |
| RSYCNT        | —       | 6502h   | Elapsed cyclic time register                          |
| RDJADD        | -       | 6503h   | Device number latching register when data is received |
|               |         |         | normally                                              |
| RVER          | -       | 6504h   | Version information                                   |

#### 2-4. Register

#### 2-4-1. RENV0 register

A 16-bit register for establishing the environment.

All bits are zero after a reset.

| 15 | 14 | 13 | 12 | 11 | 10 | 9    | 8    | 7 | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|----|----|----|----|----|----|------|------|---|------|------|------|------|------|------|------|
| 0  | 0  | 0  | 0  | 0  | 0  | MCLR | BKOF | 0 | MCSE | MERE | MEDE | MEIE | MIOP | MBRK | MCED |

| Bit   | Bit name | Details                                                                                                                                                                               |
|-------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | MCED     | By setting this bit to 1, the CEND interrupt is masked. The status register is changed.                                                                                               |
| 1     | MBRK     | By setting this bit to 1, the BRKF interrupt is masked. The status register is changed.                                                                                               |
| 2     | MIOP     | By setting this bit to 1, the IOPC interrupt is masked. The status register is changed.                                                                                               |
| 3     | MEIE     | By setting this bit to 1, the EIOE interrupt is masked. The status register is changed.                                                                                               |
| 4     | MEDE     | By setting this bit to 1, the EDTE interrupt is masked. The status register is changed.                                                                                               |
| 5     | MERE     | By setting this bit to 1, the ERAE interrupt is masked. The status register is changed.                                                                                               |
| 6     | MCSE     | By setting this bit to 1, the CAER interrupt is masked. The status register is changed.                                                                                               |
| 7     | -        | Always set this bit to 0.                                                                                                                                                             |
| 8     | BKOF     | By setting this bit to 1, the auto break function will be disabled.                                                                                                                   |
| 9     | MCLR     | Select the method for clearing the following status bits.<br>CEND, BRKF, EDTE, ERAE, CAER                                                                                             |
|       |          | <ol> <li>Cleared by reading its status (default setting)</li> <li>Not cleared by reading its status.<br/>To clear the bit, use INT group status clear command<br/>(04xxh).</li> </ol> |
| 15~10 | -        | Always set this bit to 0.                                                                                                                                                             |

### 2-4-2. RERCNT

This is 16-bit register for counting errors. This is a read only register.

It counts the total number of communication errors including no response and CRC errors.

When the number of errors exceeds 65535, the counter stops counting.

To clear the counter, issue a counter clear command (0600h).

Note that the center device counts a failure to respond as a system communication error. (Originally, a failure to respond to a system communication is not treated as error.)

After the reset, all the bits are zero.

#### <u>2-4-3. RSYCNT</u>

16 -bit register for measuring the cyclic communication cycle.

The center device counts the time after MSYN changes, in units of 1µsec. This is a read only register.

The center device always count the cycles, and you can read the amount of time that has passed just before changing the MSYN.

The counter counts up to 65535 (approx. 65.5 ms). The center device cannot measure the time if the MSYN signal length exceeds this value.



#### <u>2-4-4. RDJADD</u>

This register latches the device address for the most recently received normal data communication. This is a read only register.

After a reset, all the bits are zero.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 |   |   |   |   |   |   |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

#### <u>2-4-5. RVER</u>

This register is used to read the version information in the G9001A. This is a read only register. It always has the following value (0001h).

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

## VIII. The difference between G9002 and G9002A

G9002A is an upgrade product of G9002. There is no functional difference in the use with G9001A. The improved points and the difference of characteristics and dimension are as follows.

## 1. G9002A's improvement of G9002A

### 1-1. Serial communication control terminal

The following terminals of G9002 can be connected only 3.3V power type RS485 tranceiver.

Ones of G9002A can be connected to 5V power type of RS485 transceiver directory (Level shifter is not needed.)

- 1. SO
- 2. SOEH
- 3. SOEL
- 4. SI

### 1-2. Function of I/O port terminal

When used in output mode, these terminal outputs are open drains or ordinary output. You can select either by setting of OPDLS terminal.

| OPDSL | Mode                     | Function                                                                                                                                                                                                       |
|-------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Low   | G9002 compatible<br>mode | Open drain (High / Low output) mode.<br>Output terminals should be pulled up externally.<br>With pulled up to 5V externally, full range 0V to 5V<br>can available.                                             |
| High  | G9002A mode              | Ordinary (High/Low output) mode.<br>Because 5V tolerant buffer is used, connection with<br>TTL is available. However, if it is pulled up more<br>than 5V externally, sink current from terminal will<br>occur. |

When used in input mode, there is no functional difference.

## 2. Difference of electrical Characteristics

### 2-1. Absolute maximum ratings

There is difference as follows.

|                             |                  |        |                               | (V <sub>SS</sub> = 0\ |
|-----------------------------|------------------|--------|-------------------------------|-----------------------|
| Items                       | Symbol           |        | Rating                        | Unit                  |
| Dowor oupply voltage        | V                | G9002  | -0.3 to +5.0                  | V                     |
| Power supply voltage        | V DD             | G9002A | -0.3 to +4.0                  | V                     |
| Input voltogo               | V                | G9002  | -0.3 to V <sub>DD</sub> + 0.3 | V                     |
| input voltage               | V IN             | G9002A | -0.3 to +7.0                  | V                     |
| Input voltage (5V+I/F)      | ¥₩               |        | <del>-0.3 to +7.0</del> *1    | V                     |
| Output resisting<br>Voltage | V <sub>ODP</sub> |        | -0.3 to +7.0                  | V                     |
| Innut ourrent               |                  | G9002  | ±10                           |                       |
| input current               | IN               | G9002A | ±30                           |                       |
| Storogo tomporaturo         | т                | G9002  | -40 to +125                   | •                     |
| Slorage lemperature         | I STO            | G9002A | -65 to +150                   |                       |

\*1 : All Input terminals of G9002A can connect to 5V. Therefore, input voltage items are brought together and items of input voltage (5V I/F) is deleted.

#### 2.2 Recommended operating conditions

There is difference as follows.

|                          |        |                  |     |                      |     | (V <sub>SS</sub> | s = 0' |
|--------------------------|--------|------------------|-----|----------------------|-----|------------------|--------|
| ltom                     | Symbol |                  |     | Rating               |     | Lloit            |        |
| nem                      | Symbol |                  | MIN | TYP                  | MAX | Offic            |        |
| Power supply voltage     | V      | G9002            |     |                      | V   | ]                |        |
| Power suppry voltage     | V DD   | G9002A           |     |                      | V   |                  |        |
| Input voltage            | V      | G9002            |     | V <sub>DD</sub>      |     | V                |        |
| input voltage            | V IN   | G9002A           |     |                      | V   |                  |        |
| Input voltage (5V · I/F) | ¥₩     | <del>69002</del> |     | <del>to 5.5</del> *1 |     | ¥                |        |
| Storage temperature      | Ta     |                  |     | -40 to +85 *2        |     | V                | ]      |

\*1 : All Input terminals of G9002A can connect to 5V. Therefore, input voltage items are brought together and items of input voltage (5V I/F) is deleted.

\*2 It is a recommended storage temperature based on the condition Tj=-40 to 125°C.

# 2-3. DC characteristics

There is difference as follows.

 $(V_{SS} = 0V)$ 

| Item                           | Symbol          |        | Conditions                              | MIN      | MAX      | Unit |
|--------------------------------|-----------------|--------|-----------------------------------------|----------|----------|------|
| Current                        |                 | G9002  | CLK=80MHz                               |          | 36       |      |
| consumption                    | l <sub>dd</sub> | G9002A | CLK=80MHz                               |          | 33.5     | mA   |
| Output leakage                 |                 | G9002  |                                         | -10      | 10       |      |
| current                        | I <sub>OZ</sub> | G9002A |                                         | -1       | 1        | μΑ   |
| land an a site as              |                 | G9002  |                                         |          | 5.6      |      |
| input capacitance              |                 | G9002A |                                         |          | 10       | рг   |
| I OW input ourrent             |                 | G9002  |                                         | -10      | 10       |      |
| LOW input current              | ιĽ              | G9002A |                                         | -1       |          | μΑ   |
|                                |                 | G9002  |                                         | -10      | 10       |      |
| High input ourrent             |                 |        |                                         |          | 1        |      |
| righ input current             | 「HL             | G9002A | With pull-down resistor                 |          | 30       | μΑ   |
|                                |                 | C0002  | Terminals except CLK                    |          | 0.8      |      |
|                                |                 | G9002  | CLK                                     |          | VDD×0.2  |      |
| Low input voltage              | V <sub>IL</sub> | G9002A | Terminals except<br>CLK,SI and SOEI     |          | 0.8      | V    |
|                                |                 |        | CLK,SI,SOEI                             |          | 0.6      |      |
|                                |                 | 00000  | Terminals except CLK                    | 2.0      |          |      |
|                                |                 | G9002  | CLK                                     | VDD×0.8  |          |      |
| High input vltage              | V <sub>IH</sub> | G9002A | Terminals except<br>CLK,SI and SOEI     | 2.0      |          | V    |
|                                |                 |        | CLK,SI,SOEI                             | 2.4      |          |      |
| Hysteresis voltage             | V <sub>H</sub>  | G9002A |                                         | 0.1      |          | V    |
|                                |                 |        | $I_{OL} = 4mA$                          |          | 0.4      | V    |
| LOW output voltage             | V <sub>OL</sub> | G9002  | Bi-directionall/F I <sub>OL</sub> = 8mA |          | 0.4      | V    |
|                                |                 |        | I <sub>OL</sub> = 1µA                   |          | Vss+0.05 | V    |
|                                |                 | G9002A | I <sub>OL</sub> = 6mA                   |          | 0.4      | V    |
|                                |                 |        | I <sub>он</sub> = -4mA                  | 2.4      |          | V    |
| HIGH output                    | VoH             | G9002  | I <sub>он</sub> = -1µА                  | VDD-0.05 |          | V    |
| voltage                        | 011             | G9002A | I <sub>он</sub> = -6mA                  | Vpp-0.4  |          | V    |
|                                |                 |        | $V_{OI} = 0.4V$                         |          | 4        |      |
| LOW output voltage             | I <sub>OL</sub> | G9002  | Bi-directionall/F $V_{OL} = 0.4V$       |          | 8        | mA   |
|                                |                 | G9002A | *1                                      |          | 6        |      |
|                                |                 | G9002  | V <sub>OH</sub> = 2.4V                  | -4       |          |      |
| High output voltage            | I <sub>ОН</sub> | G9002A | *1                                      | -6       |          | mA   |
| Internal pull-down<br>resistor | $R_{DW}$        | G9002A |                                         | 20       | 120      | kΩ   |

\*1 All terminals including bi-directional terminals.

## 3. External dimension

There is difference as follows.



NPM

| Symbol | G9002 |       |      | G9002A |     |      |
|--------|-------|-------|------|--------|-----|------|
|        | Min   | Nom   | Max  | Min    | Nom | Max  |
| E      | 11.9  | 12    | 12.1 | 11.9   | 12  | 12.1 |
| D      | 11.9  | 12    | 12.1 | 11.9   | 12  | 12.1 |
| Amax   | -     | -     | 1.6  | -      | -   | 1.7  |
| A1     | 0.05  | 0.1   | 0.15 | -      | 0.1 | -    |
| A2     | 1.35  | 1.4   | 1.45 | -      | 1.4 | -    |
| b      | 0.18  | 0.22  | 0.27 | 0.13   | -   | 0.27 |
| е      | -     | 0.5   | -    | -      | 0.5 | -    |
| С      | 0.1   | 0.145 | 0.2  | 0.09   | -   | 0.2  |
| У      | -     | -     | 0.08 | -      | -   | 0.08 |
| L      | 0.45  | -     | 0.75 | 0.3    | -   | 0.75 |
| HE     | 13.8  | 14    | 14.2 | 13.6   | 14  | 14.4 |
| HD     | 13.8  | 14    | 14.2 | 13.6   | 14  | 14.4 |
| θ      | 0°    | -     | 10°  | 0°     | -   | 10°  |

Unit:mm



| Revision |               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
|----------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Revision | Date          | Contents                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| First    | Jul 20, 2014  | New document                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| Second   | Feb 18, ,2015 | G9001A $\lceil I -43 \rfloor$ page : Fixed a number of package DimensionsPackage thickness $\lceil 14 \pm 0.1 \rfloor \rightarrow \lceil 1.4 \pm 0.1 \rfloor$ G9002A $\lceil II -15 \rfloor$ page : Fixed a number of package DimensionsPackage thickness $\lceil 1.4 \rfloor \rightarrow \lceil 1.4 \pm 0.1 \rfloor$ Package width (not including pins) $\lceil 12 \pm 1 \rfloor \rightarrow \lceil 12 \pm 0.1 \rfloor$ Package width (including pins) $\lceil 14 \pm 4 \rceil \rightarrow \lceil 14 \pm 0.4 \rceil$                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| Third    | Dec 21, 2018  | G9002A<br>1) Corrections in "4-1. List of terminals" table on of "II - 3" and "II - 4"<br>"Option" field of "No. = 1" $\rightarrow$ "5 V" added<br>"Option" field of "No. = 2" $\rightarrow$ "5 V" added<br>"Option" field of "No. = 3" $\rightarrow$ "5 V" added<br>"Option" field of "No. = 6" $\rightarrow$ "5 V" added<br>"Option" field of "No. = 7" $\rightarrow$ "5 V" added<br>"Option" field of "No. = 8" $\rightarrow$ "5 V" added<br>"Option" field of "No. = 8" $\rightarrow$ "5 V" added<br>"Option" field of "No. = 56" $\rightarrow$ "5 V" added<br>"Option" field of "No. = 56" $\rightarrow$ "5 V" added<br>"Option" field of "No. = 60" $\rightarrow$ "5 V" added<br>"Option" field of "No. = 60" $\rightarrow$ "5 V" added<br>"Option" field of "No. = 72" $\rightarrow$ "5 V" added<br>"Option" field of "No. = 72" $\rightarrow$ "5 V" added<br>3) Deleted "No=64"<br>"OPDSL/1/-/ Selects either "Open-drain" or "High/Low output"./ 5V" added |  |  |  |



Information www.pulsemotor.com/group/support

> Issued in December 2018 Copyright 2018 Nippon Pulse Motor Co., Ltd.